首页> 外文OA文献 >High-Throughput Soft-Output MIMO Detector Based on Path-Preserving Trellis-Search Algorithm
【2h】

High-Throughput Soft-Output MIMO Detector Based on Path-Preserving Trellis-Search Algorithm

机译:基于路径保留网格搜索算法的高通量软输出MIMO检测器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper, we propose a novel path-preserving trellis-search (PPTS) algorithm and its high-speed VLSI architecture for soft-output multiple-input-multiple-output (MIMO) detection. We represent the search space of the MIMO signal with an unconstrained trellis, where each node in stage of the trellis maps to a possible complex-valued symbol transmitted by antenna. Based on the trellis model, we convert the soft-output MIMO detection problem into a multiple shortest paths problem subject to the constraint that every trellis node must be covered in this set of paths. The PPTS detector is guaranteed to have soft information for every possible symbol transmitted on every antenna so that the log-likelihood ratio (LLR) for each transmitted data bit can be more accurately formed. Simulation results show that the PPTS algorithm can achieve near-optimal error performance with a low search complexity. The PPTS algorithmis a hardware-friendly data-parallel algorithm because the search operations are evenly distributed among multiple trellis nodes for parallel processing. As a case study, we have designed and synthesized a fully-parallel systolic-array detector and two folded detectors for a 4x4 16-QAM system using a 1.08 V TSMC 65-nm CMOS technology.With a 1.18 mm2 core area, the folded detector can achieve a throughput of 2.1 Gbps.With a 3.19 mm2 core area, the fully-parallel systolic-array detector can achieve a throughput of 6.4 Gbps.
机译:在本文中,我们提出了一种新颖的路径保留网格搜索(PPTS)算法及其用于软输出多输入多输出(MIMO)检测的高速VLSI架构。我们用不受约束的网格表示MIMO信号的搜索空间,其中网格阶段中的每个节点都映射到天线发送的可能的复数值符号。基于网格模型,我们将软输出MIMO检测问题转换为多条最短路径问题,但要遵循此条件,即必须在此路径集中覆盖每个网格节点。保证PPTS检测器具有在每个天线上传输的每个可能符号的软信息,从而可以更精确地形成每个传输数据位的对数似然比(LLR)。仿真结果表明,PPTS算法能够以较低的搜索复杂度实现接近最佳的错误性能。 PPTS算法是一种硬件友好的数据并行算法,因为搜索操作均匀地分布在多个网格节点之间以进行并行处理。作为案例研究,我们使用1.08 V TSMC 65 nm CMOS技术为4x4 16-QAM系统设计并合成了一个完全平行的脉动阵列检测器和两个折叠式检测器,折叠面积为1.18 mm2的折叠式检测器全并行脉动阵列检测器可实现2.1 Gbps的吞吐率。核心面积为3.19 mm2,可实现6.4 Gbps的吞吐率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号