首页> 外文OA文献 >Evaluation of Interconnect Fabrics for an Embedded MPSoC in 28 nm FD-SOI
【2h】

Evaluation of Interconnect Fabrics for an Embedded MPSoC in 28 nm FD-SOI

机译:评估28 nm FD-SOI中嵌入式MPSoC的互连结构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Embedded many-core architectures contain dozens to hundreds of CPU cores that are connected via a highly scalable NoC interconnect. Our Multiprocessor-System-on-Chip CoreVAMPSoC combines the advantages of tightly coupled bus-based communication with the scalability of NoC approaches by adding a CPU cluster as an additional level of hierarchy. In this work, we analyze different cluster interconnect implementations with 8 to 32 CPUs and compare them in terms of resource requirements and performance to hierarchical NoCs approaches. Using 28nm FD-SOI technology the area requirement for 32 CPUs and AXI crossbar is 5.59mm2 including 23.61% for the interconnect at a clock frequency of 830 MHz. In comparison, a hierarchical MPSoC with 4 CPU cluster and 8 CPUs in each cluster requires only 4.83mm2 including 11.61% for the interconnect. To evaluate the performance, we use a compiler for streaming applications to map programs to the different MPSoC configurations. We use this approach for a design-space exploration to find the most efficient architecture and partitioning for an application.
机译:嵌入式多核体系结构包含数十到数百个CPU核,它们通过高度可扩展的NoC互连连接。我们的多处理器片上系统CoreVAMPSoC通过将CPU群集添加为附加层次结构,将基于总线的紧密通信与NoC方法的可扩展性相结合。在这项工作中,我们分析了具有8到32个CPU的不同群集互连实现,并将它们在资源需求和性能方面与分层NoC方法进行比较。使用28nm FD-SOI技术,32个CPU和AXI交叉开关的面积要求为5.59mm2,包括以830 MHz的时钟频率互连的23.61%。相比之下,具有4个CPU群集和每个群集中有8个CPU的分层MPSoC仅需要4.83mm2(包括11.61%的互连)。为了评估性能,我们使用编译器对流应用程序进行映射,以将程序映射到不同的MPSoC配置。我们使用这种方法进行设计空间探索,以找到应用程序的最有效架构和分区。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号