首页> 外文OA文献 >Performance Driven Reliable Link Design for Networks on Chips
【2h】

Performance Driven Reliable Link Design for Networks on Chips

机译:片上网络的性能驱动可靠链路设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

With decreasing feature size of transistors, the interconnect wire delay is becoming a major bottleneck in current Systems on Chips (SoCs). Another effect of shrinking feature size is that the wires are becoming unrealable as they are increasingly susceptible to various noise sources such as cross-talk, coupling noise, soft errors etc. Increasing importance of wire delay an reliability has lead to a communication centric design approach, Networks in Chip (NoC), for building complex SoCs. Current NoC communication design methodologies are based on conservative design approaches and consider worst case operating conditions for link design, resulting in lare latency penalty for data transmission. In order to substantially descrease the link delay and therby increase system performance an aggressive design approach is needed. In this work we present Terror, timing error tolerant communication system, for aggressively design the links of NoCs. In our methodology, instead of avoiding timing errors by worst-case design, we do aggressive design by tolerating timing errors. Simulation results show large latency savings (up to 35%) for the Terror based system compared to traditional design methodology.
机译:随着晶体管特征尺寸的减小,互连线延迟已成为当前片上系统(SoC)的主要瓶颈。缩小特征尺寸的另一个影响是,由于越来越容易受到各种噪声源(如串扰,耦合噪声,软错误等)的影响,导线变得无法实现。导线延迟的重要性日益提高,可靠性已导致采用以通信为中心的设计方法,用于构建复杂SoC的芯片网络(NoC)。当前的NoC通信设计方法基于保守的设计方法,并考虑了链路设计的最坏情况操作条件,从而导致数据传输的潜伏时延损失。为了实质上减少链路延迟并由此提高系统性能,需要一种积极的设计方法。在这项工作中,我们提出了Terror(时间误差容错)通信系统,用于积极设计NoC的链接。在我们的方法论中,我们不是通过最坏情况的设计来避免时序误差,而是通过容忍时序误差来进行积极的设计。仿真结果表明,与传统设计方法相比,基于Terror的系统可节省大量延迟(最多35%)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号