首页> 外文OA文献 >Electrical characterization and modelling of lateral DMOS transistor: investigation of capacitances and hot-carrier impact
【2h】

Electrical characterization and modelling of lateral DMOS transistor: investigation of capacitances and hot-carrier impact

机译:横向DMOS晶体管的电气特性和建模:电容和热载流子影响的研究

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

With the work reported in this manuscript we have essentially contributed to the electrical characterization and modelling of high voltage MOSFETs, more particularly DMOS architectures such as X-DMOS and L-DMOS able to sustain voltages ranging from 30V to 100V. The technology information and the investigated devices have been kindly provided by AMIS, Belgium (former Alcatel Microelectronics). In general, all the initial defined targets in term of the orientation of our work, as defined in the introduction chapter, have been maintained along the progress of the work. However, sometimes, based on the obtained results we have decided to pay more attention to some less explored topics such as the hot carrier impact of DMOS capacitances and the combined effect of stress and temperature, which initially were not among the planned activities. However, we believe that we have contributed to some of the planned targets. We experimentally validated the concept of intrinsic drain voltage; a modeling concept dedicated to the modeling of HV MOSFET and demonstrated its usefulness for the DC and AC modelling of HV devices. We proposed an original mathematical yet quasi-empirical formulation for the bias-dependent drift series resistance of DMOS transistor, which is very accurate for modelling all the regimes of operation of the high voltage device. We combined for the first time such a model with EKV low voltage MOSFET model developed at EPFL. We also have reported on models for the capacitances of high voltage devices at two levels: equivalent circuits for small signal operation based on VK-concept and large signal charge-based models. These models capture the main physical charge distribution in the device but they are less adapted for fast circuit simulation. In the field of device reliability, we have originally contributed to the investigation of hot carrier effects on DC and AC characteristics of DMOS transistors, with key emphasis on the degradation of transistor capacitances and the influence of the temperature. At our knowledge, our work reported in this chapter is among the first reports existing in this field. We have essentially shown that the monitoring of capacitance degradation if mandatory for a deep understanding of the degradation mechanisms and, in conjunction with DC parameter degradation, could offer correct insights for reliability issues. Even more, we have shown situations (by comparing two fundamental types of stresses) when the capacitance degradation method by HC is much more sensitive than DC parameter degradation method. Of course, some of the combined stress-temperature investigations were too complex to find very coherent explications for all the observed effects but our work stress out the interest and significance of such an approach for defining the SOA of high voltage devices, in general. Overall, our work can be considered as placed at the interface between electrical characterization and modelling of high voltage devices emerging from conventional low voltage CMOS technology, continuing the research tradition in the field established at the Electronics laboratory (LEG) of EPF Lausanne.
机译:通过本手稿中报告的工作,我们基本上为高压MOSFET的电气特性和建模做出了贡献,尤其是能够承受30V至100V电压的DMOS架构,例如X-DMOS和L-DMOS。技术信息和所研究的设备已由比利时AMIS(以前的阿尔卡特微电子)提供。总的来说,在引言章节中定义的关于我们工作方向的所有最初定义的目标都随着工作的进行而得以保持。但是,有时,基于获得的结果,我们决定更多地关注一些较少探索的主题,例如DMOS电容的热载流子影响以及应力和温度的综合影响,这些最初并不在计划的活动之列。但是,我们认为我们已经为某些计划目标做出了贡献。我们通过实验验证了本征漏极电压的概念;专门用于HV MOSFET建模的建模概念,并展示了其对HV器件的DC和AC建模的有用性。我们为DMOS晶体管的依赖于偏置的漂移串联电阻提出了一种原始的数学但准经验的公式,该公式对于模拟高压器件的所有工作状态非常准确。我们首次将这种模型与EPFL开发的EKV低压MOSFET模型结合在一起。我们还报道了两个级别的高压设备电容模型:基于VK概念的小信号操作的等效电路和基于大信号电荷的模型。这些模型捕获了设备中的主要物理电荷分布,但它们不太适合快速电路仿真。在设备可靠性领域,我们最初致力于研究热载流子对DMOS晶体管的DC和AC特性的影响,重点是晶体管电容的退化和温度的影响。据我们所知,本章中报告的工作是该领域中已有的第一批报告。我们已从本质上表明,如果必须对电容降级进行监视以深入了解降级机制,并且与直流参数降级结合使用,则可以为可靠性问题提供正确的见解。甚至,通过HC的电容降级方法比DC参数降级方法更灵敏,我们已经展示了一些情况(通过比较两种基本应力类型)。当然,某些组合的应力-温度研究过于复杂,以至于无法找到所有观察到的效果的连贯解释,但我们的工作通常强调了这种定义高压器件SOA的方法的重要性。总的来说,我们的工作可以看作是在电学表征与建模之间建立联系的界面,这种界面是由传统的低压CMOS技术产生的,这继续了EPF洛桑电子实验室(LEG)建立的该领域的研究传统。

著录项

  • 作者

    Hefyene Nasser;

  • 作者单位
  • 年度 2005
  • 总页数
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号