首页> 外文OA文献 >HpMC: An Energy- Aware Management System for Multi-Level Memory Architectures
【2h】

HpMC: An Energy- Aware Management System for Multi-Level Memory Architectures

机译:HpMC:用于多层内存体系结构的能源意识管理系统

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

DRAM technology faces density and power challenges to increase capacity because of limitations of physical cell design. To overcome these limitations, system designers are exploring alternative solutions that combine DRAM and emerging NVRAM technologies. Previous work on heterogeneous memories focuses, mainly, on two system designs: PCache, a hierarchical, inclusive memory system, and HRank, a flat, non-inclusive memory system. We demonstrate that neither of these designs can universally achieve high performance and energy efficiency across a suite of HPC workloads. In this work, we investigate the impact of a number of multilevel memory designs on the performance, power, and energy consumption of applications. To achieve this goal and overcome the limited number of available tools to study heterogeneous memories, we created HMsim, an infrastructure that enables n-level, heterogeneous memory studies by leveraging existing memory simulators. We, then, propose HpMC, a new memory controller design that combines the best aspects of existing management policies to improve performance and energy. Our energy-aware memory management system dynamically switches between PCache and HRank based on the temporal locality of applications. Our results show that HpMC reduces energy consumption from 13% to 45% compared to PCache and HRank, while providing the same bandwidth and higher capacity than a conventional DRAM system.
机译:由于物理单元设计的局限性,DRAM技术面临密度和功率方面的挑战以增加容量。为了克服这些限制,系统设计人员正在探索将DRAM和新兴NVRAM技术相结合的替代解决方案。以前关于异构内存的工作主要集中在两个系统设计上:PCache,一个分层的包含性存储系统,以及HRank,一个平坦的非包含性存储系统。我们证明,这两种设计都无法在一套HPC工作负载中普遍实现高性能和高能效。在这项工作中,我们研究了许多多层内存设计对应用程序的性能,功耗和能耗的影响。为实现此目标并克服了用于研究异构内存的有限工具,我们创建了HMsim,该基础架构可通过利用现有的内存模拟器来实现n级异构内存研究。然后,我们提出HpMC,这是一种新的内存控制器设计,结合了现有管理策略的最佳方面以提高性能和能耗。我们基于能源的内存管理系统根据应用程序的时间局部性在PCache和HRank之间动态切换。我们的结果表明,与PCache和HRank相比,HpMC将能耗从13%降低到45%,同时提供了与常规DRAM系统相同的带宽和更高的容量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号