首页> 外文OA文献 >A 300 nW, 15 ppm/degC, 20 ppm/V CMOS Voltage Reference Circuit Consisting of Subthreshold MOSFETs
【2h】

A 300 nW, 15 ppm/degC, 20 ppm/V CMOS Voltage Reference Circuit Consisting of Subthreshold MOSFETs

机译:由亚阈值MOSFET组成的300 nW,15 ppm / degC,20 ppm / V CMOS电压基准电路

摘要

A low-power CMOS voltage reference was developed using a 0.35 μm standard CMOS process technology. The device consists of MOSFET circuits operated in the subthreshold region and uses no resistors. It generates two voltages having opposite temperature coefficients and adds them to produce an output voltage with a near-zero temperature coefficient. The resulting voltage is equal to the extrapolated threshold voltage of a MOSFET at absolute zero temperature, which was about 745 mV for the MOSFETs we used. The temperature coefficient of the voltage was 7 ppm/℃ at best and 15 ppm/℃ on average, in a range from -20 to 80 ℃. The line sensitivity was 20 ppm/V in a supply voltage range of 1.4-3 V, and the power supply rejection ratio (PSRR) was -45 dB at 100 Hz. The power dissipation was 0.3 μW at 80 ℃. The chip area was 0.05 mm2. Our device would be suitable for use in subthreshold-operated, power-aware LSIs.
机译:使用0.35μm标准CMOS工艺技术开发了低功耗CMOS电压基准。该器件由在亚阈值范围内工作的MOSFET电路组成,不使用电阻。它产生两个具有相反温度系数的电压,并将它们相加以产生具有接近零温度系数的输出电压。所产生的电压等于绝对零温度下MOSFET的外推阈值电压,对于我们使用的MOSFET约为745 mV。电压的温度系数最高为7 ppm /℃,平均为15 ppm /℃,范围为-20至80℃。在1.4-3 V的电源电压范围内,线路灵敏度为20 ppm / V,在100 Hz时电源抑制比(PSRR)为-45 dB。 80℃时的功耗为0.3μW。切屑面积为0.05mm 2。我们的设备将适合在阈值以下操作的功耗感知LSI中使用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号