首页> 外文OA文献 >VLSI Design of High-Speed Time-Recursive 2-D DCT/IDCT Processor for Video Applications
【2h】

VLSI Design of High-Speed Time-Recursive 2-D DCT/IDCT Processor for Video Applications

机译:用于视频应用的高速时间递归二维DCT / IDCT处理器的VLSI设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper we present a full-customer VLSI design of high- speed 2-D DCT/IDCT Processor based on the new class of time- recursive algorithms and architectures which has never been implemented to prove its performance. We show that the VLSI implementation of this class of DCT/IDCT algorithms can easily meet the high-speed requirements of HDTV due to its modularity, regularity, local connectivity, and scalability. Our design of the 8 x 8 DCT/IDCT can operate at 50 MHz with a 400 Mbps throughput based on a very conservative estimate under 1.2 CMOS technology. In comparison to the existing designs, our approach offers many advantages that can be further explored for even higher performance.
机译:在本文中,我们基于全新的时间递归算法和体系结构提出了一种全客户的高速2-D DCT / IDCT处理器的VLSI设计,该算法尚未实现以证明其性能。我们证明,此类DCT / IDCT算法的VLSI实现具有模块化,规则性,本地连接性和可扩展性,可以轻松满足HDTV的高速需求。根据1.2 CMOS技术下的非常保守的估计,我们的8 x 8 DCT / IDCT设计可以在50 MHz下以400 Mbps的吞吐量运行。与现有设计相比,我们的方法具有许多优势,可以进一步探索这些优势,以实现更高的性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号