首页> 外文OA文献 >Design-for-test and test optimization techniques for TSV-based 3D stacked ICs
【2h】

Design-for-test and test optimization techniques for TSV-based 3D stacked ICs

机译:基于TSV的3D堆叠IC的测试设计和测试优化技术

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This book describes innovative techniques to address the testing needs of 3D stacked integrated circuits (ICs) that utilize through-silicon-vias (TSVs) as vertical interconnects.  The authors identify the key challenges facing 3D IC testing and present results that have emerged from cutting-edge research in this domain.  Coverage includes topics ranging from die-level wrappers, self-test circuits, and TSV probing to test-architecture design, test scheduling, and optimization.  Readers will benefit from an in-depth look at test-technology solutions that are needed to make 3D ICs a reality and commercially viable.   • Provides a comprehensive guide to the challenges and solutions for the testing of TSV-based 3D stacked ICs; • Includes in-depth explanation of key test and design-for-test technologies, emerging standards, and test- architecture and test-schedule optimizations; • Encompasses all aspects of test as related to 3D ICs, including pre-bond and post-bond test as well as the test optimization and scheduling necessary to ensure that 3D testing remains cost-effective.  
机译:本书介绍了创新技术,可满足利用硅通孔(TSV)作为垂直互连的3D堆叠集成电路(IC)的测试需求。作者指出了3D IC测试面临的主要挑战,并提出了该领域前沿研究成果。涵盖范围包括从芯片级封装器,自测电路和TSV探测到测试架构设计,测试计划和优化的主题。读者将从对3D IC成为现实并在商业上可行的测试技术解决方案的深入了解中受益。 •提供了针对基于TSV的3D堆叠IC的测试挑战和解决方案的全面指南; •包括对关键测试和针对测试设计的技术,新兴标准以及测试体系结构和测试计划优化的深入说明; •涵盖与3D IC相关的测试的所有方面,包括键合前和键合后测试以及确保3D测试保持成本效益所必需的测试优化和计划。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号