首页> 外文OA文献 >Hardware and firmware developments for the upgrade of the ATLAS Level-1 Central Trigger Processor
【2h】

Hardware and firmware developments for the upgrade of the ATLAS Level-1 Central Trigger Processor

机译:用于升级ATLAS Level-1中央触发处理器的硬件和固件开发

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The Central Trigger Processor (CTP) is the final stage of the ATLAS first level trigger system which reduces the collision rate of 40 MHz to a Level-1 event rate of 100 kHz. An upgrade of the CTP is currently underway to significantly increase the number of trigger inputs and trigger combinations, allowing additional flexibility for the trigger menu. We present the hardware and FPGA firmware of the newly designed core module (CTPCORE+) module of the CTP, as well as results from a system used for early firmware and software prototyping based on commercial FPGA evaluation boards. First test result from the CTPCORE+ module will also be shown.
机译:中央触发处理器(CTP)是ATLAS一级触发系统的最后阶段,该系统将40 MHz的冲突率降低到100 kHz的1级事件率。 CTP的升级正在进行中,以显着增加触发器输入和触发器组合的数量,从而为触发器菜单提供更大的灵活性。我们介绍了CTP新设计的核心模块(CTPCORE +)模块的硬件和FPGA固件,以及基于商用FPGA评估板的用于早期固件和软件原型设计的系统的结果。也将显示CTPCORE +模块的第一个测试结果。

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号