首页> 外文OA文献 >Digital column readout architectures for hybrid pixel detector readout chips
【2h】

Digital column readout architectures for hybrid pixel detector readout chips

机译:用于混合像素检测器读出芯片的数字列读出架构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In this paper, two digital column architectures suitable for sparse readout of data from a pixel matrix in trigger-less applications are presented. Each architecture reads out a pixel matrix of 256 x 256 pixels with a pixel pitch of 55 µm. The first architecture has been implemented in the Timepix3 chip, and this is presented together with initial measurements. Simulation results and measured data are compared. The second architecture has been designed for Velopix, a readout chip planned for the LHCb VELO upgrade. Unlike Timepix3, this has to be tolerant to radiation-induced single-event effects. Results from post-layout simulations are shown with the circuit architectures.
机译:在本文中,提出了两种适用于在无触发应用中从像素矩阵中稀疏读出数据的数字列架构。每种体系结构都以55pm的像素间距读出256 x 256像素的像素矩阵。第一个架构已在Timepix3芯片中实现,并与初始测量结果一起提供。比较仿真结果和测量数据。第二种架构是为Velopix设计的,Velopix是计划用于LHCb VELO升级的读出芯片。与Timepix3不同,它必须容忍辐射引起的单事件效应。布局后仿真的结果与电路架构一起显示。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号