首页> 外文OA文献 >A 96-Channel FPGA-based Time-to-Digital Converter
【2h】

A 96-Channel FPGA-based Time-to-Digital Converter

机译:基于96通道FPGA的时间数字转换器

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

We describe an FPGA-based, 96-channel, time-to-digital converter (TDC) intended for use with the Central Outer Tracker (COT) in the CDF Experiment at the Fermilab Tevatron. The COT system is digitized and read out by 315 TDC cards, each serving 96 wires of the chamber. The TDC is physically configured as a 9U VME card. The functionality is almost entirely programmed in firmware in two Altera Stratix FPGA's. The special capabilities of this device are the availability of 840 MHz LVDS inputs, multiple phase-locked clock modules, and abundant memory. The TDC system operates with an input resolution of 1.2 ns. Each input can accept up to 7 hits per collision. The time-to-digital conversion is done by first sampling each of the 96 inputs in 1.2-ns bins and filling a circular memory; the memory addresses of logical transitions (edges) in the input data are then translated into the time of arrival and width of the COT pulses. Memory pipelines with a depth of 5.5 $\mu$s allow deadtime-less operation in the first-level trigger. The TDC VME interface allows a 64-bit Chain Block Transfer of multiple boards in a crate with transfer-rates up to 47 Mbytes/sec. The TDC also contains a separately-programmed data path that produces prompt trigger data every Tevatron crossing. The full TDC design and multi-card test results are described. The physical simplicity ensures low-maintenance; the functionality being in firmware allows reprogramming for other applications.
机译:我们在费米实验室Tevatron的CDF实验中描述了一种旨在与中央外部跟踪器(COT)一起使用的基于FPGA的96通道时间数字转换器(TDC)。通过315个TDC卡对COT系统进行数字化处理并读取,每个TDC卡服务于暗室的96根导线。 TDC在物理上被配置为9U VME卡。该功能几乎完全在两个Altera Stratix FPGA的固件中编程。该设备的特殊功能是840 MHz LVDS输入的可用性,多个锁相时钟模块和充足的存储器。 TDC系统的输入分辨率为1.2 ns。每个输入每次碰撞最多可以接受7次命中。通过首先在1.2 ns仓中采样96个输入中的每一个并填充循环存储器来完成时间数字转换。然后,将输入数据中逻辑转换(边沿)的存储地址转换为COT脉冲的到达时间和宽度。深度为5.5μs的内存管道允许在第一级触发器中进行无死时间的操作。 TDC VME接口允许一个板条箱中的多个板的64位链块传输,传输速率最高为47 Mbytes / sec。 TDC还包含一个单独编程的数据路径,该路径可在每个Tevatron穿越时产生迅速的触发数据。描述了完整的TDC设计和多卡测试结果。物理上的简单性确保了低维护;固件中的功能允许对其他应用程序进行重新编程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号