首页> 外文OA文献 >Developments of 60 GHz Antenna and Wireless Interconnect inside Multi-Chip Module for Parallel Processor System
【2h】

Developments of 60 GHz Antenna and Wireless Interconnect inside Multi-Chip Module for Parallel Processor System

机译:并行处理器系统多芯片模块内部60 GHz天线和无线互连的发展

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

In order to carry out the complicated computation inside the high performance computing (HPC) systems, tens to hundreds of parallel processor chips and physical wires are required to be integrated inside the multi-chip package module (MCM). The physical wires considered as the electrical interconnects between the processor chips, however, have the challenges on placements and routings because of the unequal progress between the semiconductor and I/O size reductions. The primary goal of the research is to overcome package design challenges - providing a hybrid computing architecture with implemented 60 GHz antennas as the high efficient wireless interconnect which could generate over 10 Gbps bandwidth on the data transmissions. The dissertation is divided into three major parts. In the first part, two different performance metrics, power loss required to be recovered (PRE) and wireless link budget, on evaluating the antenna's system performance within the chip to chip wireless interconnect are introduced to address the design challenges and define the design goals. The second part contains the design concept, fabrication procedure and measurements of implemented 60 GHz broadband antenna in the application of multi-chip data transmissions. The developed antenna utilizes the periodically-patched artificial magnetic conductor (AMC) structure associated with the ground-shielded conductor in order to enhance the antenna's impedance matching bandwidth. The validation presents that over 10 GHz -10 dB S11 bandwidth which indicates the antenna's operating bandwidth and the horizontal data transmission capability which is required by planar type chip to chip interconnect can be achieved with the design concept. In order to reduce both PRE and wireless link budget numbers, a 60 GHz two-element array in the multi-chip communication is developed in the third part. The third section includes the combined-field analysis, the design concepts on two-element array and feeding circuitry. The simulation results agree with the predicted field analysis and demonstrate the 5dBi gain enhancement in the horizontal direction over a single 60 GHz AMC antenna to further reduce both PRE and wireless link budget numbers.
机译:为了在高性能计算(HPC)系统内部执行复杂的计算,需要在多芯片封装模块(MCM)内集成数十至数百个并行处理器芯片和物理线路。然而,由于半导体和I / O尺寸减小之间的不平等进展,被视为处理器芯片之间的电气互连的物理线在布局和布线上面临挑战。该研究的主要目标是克服封装设计的挑战-提供一种混合计算架构,该架构具有已实现的60 GHz天线作为高效的无线互连,可以在数据传输中产生超过10 Gbps的带宽。论文分为三个主要部分。在第一部分中,介绍了两种不同的性能指标,即需要恢复的功率损耗(PRE)和无线链路预算,用于评估芯片到芯片无线互连中的天线系统性能,以解决设计挑战并定义设计目标。第二部分包含在多芯片数据传输应用中已实现的60 GHz宽带天线的设计概念,制造过程和测量。开发的天线利用了与接地导体相关的周期性修补的人造磁导体(AMC)结构,以增强天线的阻抗匹配带宽。验证表明,可以通过设计概念实现超过10 GHz -10 dB的S11带宽,这表明天线的工作带宽和平面型芯片到芯片互连所需的水平数据传输能力。为了减少PRE和无线链路预算的数量,在第三部分中开发了60 GHz两芯片阵列的多芯片通信。第三部分包括组合场分析,两元件阵列的设计概念和馈电电路。仿真结果与预测的现场分析相吻合,并证明了在单个60 GHz AMC天线上水平方向的5dBi增益增强,可以进一步减少PRE和无线链路预算数量。

著录项

  • 作者

    Yeh Ho-Hsin;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号