首页> 外文OA文献 >Behavioral simulation of digital to analog converters simulation of segmented current steering DAC with utilization of perfect sampling technique
【2h】

Behavioral simulation of digital to analog converters simulation of segmented current steering DAC with utilization of perfect sampling technique

机译:利用完美采样技术的数模转换器的行为仿真,分段电流控制DAC仿真

摘要

Rapid progress in telecommunication and introduction of wireless phones has revolutionized the way, in which the analog signal is treated. High Radio Frequency (RF) pollution caused by increased number of subscribers imposes new requirements on the quality of transmitted RF signal. These requirements are met by introduction of Digital Direct Synthesis (DDS) of Intermediate Frequency (IF). The DDS eliminates the analog IF mixing stage, which is responsible interference with modulated signal. The high accuracy of DDS modulation is possible only with high quality digital-to-analog conversion. The design of Digital-to-Analog Converters (DAC) providing high-speed and high-resolution is extremely difficult. To overcome problems caused by manufacturing process variation numerous techniques such as thermometer coding or calibration are utilized in DAC design. However, in many cases implementation of these techniques becomes a source of new problems such as clock jitter or glitch. To solve them simulation of DAC, depicting numerous effects of physical phenomena, is an absolute necessity. Unfortunately such simulation with utilization of off-the-shelf mixed signal simulators is very demanding. Therefore simulation of all DAC circuit becomes impractical due to long simulation time or lack of good models of still studied phenomena such as glitch. A novel method allowing for simultaneous and accurate representation of numerous phenomena and significantly increasing simulation speed is proposed. The method is called a Perfect Sampling Technique (PST) and it allows for precise calculation of most important in telecommunication dynamic DAC performance metric---the Spurious Free Dynamic Range (SFDR). The technique was primarily built to overcome the deficiencies of popular Discrete Fourier Transform (DFT). This novel approach allows for concurrent simulation of the following phenomena: deterministic and random clock jitter, random and graded current source mismatch, and the glitch and output finite impedance. The implemented in Visual C++ simulator provides means of representation of various DAC structures: segmentation (thermometer and binary coding), 2D layout of current source matrix and analog switch dynamic characteristics. It utilizes behavioral models of DAC building blocks (analog switches) in custom-built extremely fast event driven simulation framework. It also provides means for parametric, statistical, transient and spectral analysis of DAC.
机译:电信和无线电话的迅速发展彻底改变了处理模拟信号的方式。用户数量增加导致的高射频(RF)污染对发射的RF信号的质量提出了新的要求。通过引入中频(IF)数字直接合成(DDS)可以满足这些要求。 DDS消除了模拟IF混频级,后者对调制信号产生干扰。 DDS调制的高精度只有通过高质量的数模转换才能实现。提供高速和高分辨率的数模转换器(DAC)的设计非常困难。为了克服制造工艺变化引起的问题,DAC设计中采用了许多技术,例如温度计编码或校准。但是,在许多情况下,这些技术的实现成为诸如时钟抖动或毛刺之类的新问题的根源。为了解决这些问题,绝对必要的是模拟DAC的模拟,它描述了物理现象的多种影响。不幸的是,利用现成的混合信号模拟器进行这种模拟非常苛刻。因此,由于较长的仿真时间或缺少仍在研究的现象(例如毛刺)的良好模型,因此无法对所有DAC电路进行仿真。提出了一种新颖的方法,可以同时准确地表示多种现象并显着提高仿真速度。该方法称为完美采样技术(PST),它允许精确计算电信动态DAC性能指标中最重要的指标-无杂散动态范围(SFDR)。该技术主要用于克服流行的离散傅立叶变换(DFT)的不足。这种新颖的方法允许同时模拟以下现象:确定性和随机时钟抖动,随机和分级电流源不匹配以及毛刺和输出有限阻抗。在Visual C ++模拟器中实现的方法提供了表示各种DAC结构的方法:分段(温度计和二进制编码),电流源矩阵的2D布局以及模拟开关动态特性。它在定制的极快速事件驱动的仿真框架中利用DAC构造块(模拟开关)的行为模型。它还为DAC的参数,统计,瞬态和频谱分析提供了方法。

著录项

  • 作者

    Warecki Sylwester;

  • 作者单位
  • 年度 2003
  • 总页数
  • 原文格式 PDF
  • 正文语种 en_US
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号