首页> 外文OA文献 >Advanced Timing and Synchronization Methodologies for Digital VLSI Integrated Circuits
【2h】

Advanced Timing and Synchronization Methodologies for Digital VLSI Integrated Circuits

机译:数字VLSI集成电路的高级定时和同步方法

摘要

This dissertation addresses timing and synchronization methodologies that are critical to the design, analysis and optimization of high-performance, integrated digital VLSI systems. As process sizes shrink and design complexities increase, achieving timing closure for digital VLSI circuits becomes a significant bottleneck in the integrated circuit design flow. Circuit designers are motivated to investigate and employ alternative methods to satisfy the timing and physical design performance targets. Such novel methods for the timing and synchronization of complex circuitry are developed in this dissertation and analyzed for performance and applicability.Mainstream integrated circuit design flow is normally tuned for zero clock skew, edge-triggered circuit design. Non-zero clock skew or multi-phase clock synchronization is seldom used because the lack of design automation tools increases the length and cost of the design cycle. For similar reasons, level-sensitive registers have not become an industry standard despite their superior size, speed and power consumption characteristics compared to conventional edge-triggered flip-flops.In this dissertation, novel design and analysis techniques that fully automate the design and analysis of non-zero clock skew circuits are presented. Clock skew scheduling of both edge-triggered and level-sensitive circuits are investigated in order to exploit maximum circuit performances. The effects of multi-phase clocking on non-zero clock skew, level-sensitive circuits are investigated leading to advanced synchronization methodologies. Improvements in the scalability of the computational timing analysis process with clock skew scheduling are explored through partitioning and parallelization.The integration of the proposed design and analysis methods to the physical design flow of integrated circuits synchronized with a next-generation clocking technology-resonant rotary clocking technology-is also presented. Based on the design and analysis methods presented in this dissertation, a computer-aided design tool for the design of rotary clock synchronized integrated circuits is developed.
机译:本文讨论了时序和同步方法,这些方法对于高性能,集成数字VLSI系统的设计,分析和优化至关重要。随着工艺尺寸的缩小和设计复杂性的增加,实现数字VLSI电路时序收敛的问题成为集成电路设计流程中的重大瓶颈。激励电路设计者研究和采用替代方法,以满足时序和物理设计性能目标。本文开发了这种新颖的复杂电路时序和同步方法,并对其性能和适用性进行了分析。主流集成电路设计流程通常针对零时钟偏斜,边沿触发电路设计进行调整。很少使用非零时钟偏斜或多相时钟同步,因为缺少设计自动化工具会增加设计周期的长度和成本。出于类似的原因,电平敏感型寄存器尽管具有比传统的边沿触发触发器优越的尺寸,速度和功耗特性,但仍未成为行业标准。本论文中,新颖的设计和分析技术可以使设计和分析完全自动化提出了非零时钟偏斜电路。为了利用最大的电路性能,对边沿触发和电平敏感电路的时钟偏斜调度进行了研究。研究了多相时钟对非零时钟偏斜,电平敏感电路的影响,从而产生了先进的同步方法。通过分区和并行化探索了利用时钟偏斜调度提高计算时序分析过程的可扩展性。将设计和分析方法与下一代时钟技术-共振旋转时钟同步的集成电路的物理设计流程相集成。还介绍了技术。基于本文提出的设计和分析方法,开发了一种用于旋转时钟同步集成电路设计的计算机辅助设计工具。

著录项

  • 作者

    Taskin Baris;

  • 作者单位
  • 年度 2005
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号