首页> 外文OA文献 >Fault- and Yield-Aware On-Chip Memory Design and Management
【2h】

Fault- and Yield-Aware On-Chip Memory Design and Management

机译:故障和良率感知片上存储器的设计和管理

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Ever decreasing device size causes more frequent hard faults, which becomes a serious burden to processor design and yield management. This problem is particularly pronounced in the on-chip memory which consumes up to 70% of a processor' s total chip area. Traditional circuit-level techniques, such as redundancy and error correction code, become less effective in error-prevalent environments because of their large area overhead. In this work, we suggest an architectural solution to building reliable on-chip memory in the future processor environment. Our approaches have two parts, a design framework and architectural techniques for on-chip memory structures. Our design framework provides important architectural evaluation metrics such as yield, area, and performance based on low level defects and process variations parameters. Processor architects can quickly evaluate their designs' characteristics in terms of yield, area, and performance. With the framework, we develop architectural yield enhancement solutions for on-chip memory structures including L1 cache, L2 cache and directory memory. Our proposed solutions greatly improve yield with negligible area and performance overhead. Furthermore, we develop a decoupled yield model of compute cores and L2 caches in CMPs, which show that there will be many more L2 caches than compute cores in a chip. We propose efficient utilization techniques for excess caches. Evaluation results show that excess caches significantly improve overall performance of CMPs.
机译:不断减小的设备尺寸会导致更频繁的硬故障,这成为处理器设计和良率管理的沉重负担。该问题在片上存储器中特别明显,该片上存储器消耗处理器总芯片面积的70%。传统的电路级技术(例如冗余和纠错码)由于存在较大的区域开销,因此在普遍存在的错误环境中变得无效。在这项工作中,我们建议一种体系结构的解决方案,以在未来的处理器环境中构建可靠的片上存储器。我们的方法有两个部分,一个是设计框架,另一个是片上存储器结构的体系结构技术。我们的设计框架基于重要的缺陷和工艺变化参数,提供了重要的架构评估指标,例如产量,面积和性能。处理器架构师可以根据产量,面积和性能快速评估其设计的特征。通过该框架,我们为片上存储器结构(包括L1高速缓存,L2高速缓存和目录存储器)开发了提高架构产量的解决方案。我们提出的解决方案以可忽略的面积和性能开销极大地提高了产量。此外,我们建立了CMP中计算核心和L2高速缓存的解耦收益模型,该模型表明,与芯片中的计算核心相比,L2高速缓存将更多。我们为多余的缓存提出了有效的利用技术。评估结果表明,过多的缓存可显着提高CMP的整体性能。

著录项

  • 作者

    Lee Hyunjin A.;

  • 作者单位
  • 年度 2011
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号