首页> 外文OA文献 >Power Modeling and Exploration of Dynamically Reconfigurable Multicore Designs
【2h】

Power Modeling and Exploration of Dynamically Reconfigurable Multicore Designs

机译:动态可重配置多核设计的功耗建模和探索

摘要

This paper exhaustively explores the potential energy efficiency improvements of Dynamic and Partial Reconfiguration (DPR) on the concrete implementation of a H.264/AVC video decoder. The methodology used to explore the different implementations is presented and formalized. This formalization is based on pragmatic power consumption models of all the tasks of the application that are derived from real measurements. Results allow to identify low energy / high performance mappings, and by extension, conditions at which partial reconfiguration can achieve energy efficient application processing. The improvements are expected to be of 57% (energy) and 37% (performance) over pure software execution, corresponding also to 16% energy savings over static implementation of the same accelerators for 10% less performance.
机译:本文详尽地探讨了在H.264 / AVC视频解码器的具体实现上动态和部分重新配置(DPR)的潜在能效改进。介绍并形式化了用于探索不同实现方式的方法。这种形式化基于从实际测量得出的应用程序所有任务的实用功耗模型。结果允许确定低能耗/高性能映射,以及通过扩展可以确定部分重新配置可以实现节能应用程序处理的条件。与纯软件执行相比,改进预期将达到57%(能源)和37%(性能),与静态加速相同的加速器实现的能耗相比,还可减少16%,从而使性能降低10%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号