首页> 外文OA文献 >A Methodology to Emulate Single Event Upsets in Flip-Flops using FPGAs through Partial Reconfiguration and Instrumentation
【2h】

A Methodology to Emulate Single Event Upsets in Flip-Flops using FPGAs through Partial Reconfiguration and Instrumentation

机译:一种通过FPGA通过部分重配置和检测来模拟触发器中单事件翻转的方法

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents a methodology to emulate Single Event Upsets (SEUs) in FPGA flip-flops (FFs). Since the content of a FF is not modifiable through the FPGA configuration memory bits, a dedicated design is required for fault injection in the FFs. The method proposed in this paper is a hybrid approach that combines FPGA partial reconfiguration and extra logic added to the circuit under test, without modifying its operation. This approach has been integrated into a fault-injection platform, named NESSY (Non intrusive ErrorS injection SYstem), developed by our research group. Finally, this paper includes results on a Virtex-5 FPGA demonstrating the validity of the method on the ITC’99 benchmark set and a Feed-Forward Equalization (FFE) filter. In comparison with other approaches in the literature, this methodology reduces the resource consumption introduced to carry out the fault injection in FFs, at the cost of adding very little time overhead (1.6 �μs per fault).
机译:本文提出了一种在FPGA触发器(FF)中模拟单事件翻转(SEU)的方法。由于不能通过FPGA配置存储器位修改FF的内容,因此需要专用设计来将故障注入FF。本文提出的方法是一种混合方法,它结合了FPGA部分重新配置和添加到被测电路的额外逻辑,而无需修改其操作。此方法已集成到由我们的研究小组开发的名为NESSY(非侵入性错误注入系统)的故障注入平台中。最后,本文包括在Virtex-5 FPGA上的结果,证明了该方法在ITC’99基准测试集和前馈均衡(FFE)滤波器上的有效性。与文献中的其他方法相比,该方法减少了在FF中执行故障注入所引入的资源消耗,但代价是增加了很少的时间开销(每个故障1.6μs)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号