首页> 外文OA文献 >An Approach for Self-Timed Synchronous CMOS Circuit Design
【2h】

An Approach for Self-Timed Synchronous CMOS Circuit Design

机译:自定时同步CMOS电路设计的方法

摘要

In this letter we present a timing and control strategy that can be used to realize synchronous systems with a level of performance that approaches that of asynchronous circuits or systems. This approach is based upon a single-phase synchronous circuit/system architecture with a variable period clock. The handshaking signals required for asynchronous self-timed circuits are not needed. Dynamic power supply current monitoring is used to generate the timing information, that is comparable to the completion signal found in self-timed circuits; this timing information is used to modi@ the circuit clock period. This letter is concluded with an example of the proposed approach applied to a static CMOS ripple-carry adder.
机译:在这封信中,我们介绍了一种定时和控制策略,该策略可用于实现性能接近异步电路或系统的同步系统。该方法基于具有可变周期时钟的单相同步电路/系统架构。不需要异步自定时电路所需的握手信号。动态电源电流监控用于生成时序信息,该时序信息与自定时电路中的完成信号相当;该时序信息用于修改电路时钟周期。本文以适用于静态CMOS纹波加法器的拟议方法的示例结尾。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号