首页> 外文OA文献 >Metal-Ferroelectric-Semiconductor Field-Effect Transistor NAND Gate Switching Time Analysis
【2h】

Metal-Ferroelectric-Semiconductor Field-Effect Transistor NAND Gate Switching Time Analysis

机译:金属铁电半导体场效应晶体管与非门开关时间分析

摘要

Previous research investigated the modeling of a N Wga te constructed of Metal-Ferroelectric- Semiconductor Field-Effect Transistors (MFSFETs) to obtain voltage transfer curves. The NAND gate was modeled using n-channel MFSFETs with positive polarization for the standard CMOS n-channel transistors and n-channel MFSFETs with negative polarization for the standard CMOS p-channel transistors. This paper investigates the MFSFET NAND gate switching time propagation delay, which is one of the other important parameters required to characterize the performance of a logic gate. Initially, the switching time of an inverter circuit was analyzed. The low-to-high and high-to-low propagation time delays were calculated. During the low-to-high transition, the negatively polarized transistor pulls up the output voltage, and during the high-to-low transition, the positively polarized transistor pulls down the output voltage. The MFSFETs were simulated by using a previously developed model which utilized a partitioned ferroelectric layer. Then the switching time of a 2-input NAND gate was analyzed similarly to the inverter gate. Extension of this technique to more complicated logic gates using MFSFETs will be studied.
机译:先前的研究调查了由金属铁电半导体场效应晶体管(MFSFET)构造的N Wgate的建模,以获得电压传输曲线。 NAND门使用标准CMOS n沟道晶体管的正极化n沟道MFSFET和标准CMOS p沟道晶体管的负极化n沟道MFSFET进行建模。本文研究了MFSFET NAND门开关时间传播延迟,这是表征逻辑门性能所需的其他重要参数之一。首先,分析逆变器电路的切换时间。计算了从低到高和从高到低的传播时间延迟。在从低到高的过渡期间,负极性晶体管上拉输出电压,而在从高到低的过渡期间中,正极性晶体管上拉输出电压。通过使用先前开发的模型来模拟MFSFET,该模型利用了分区铁电层。然后,类似于反相器门,分析了2输入与非门的开关时间。将研究使用MFSFET将这种技术扩展到更复杂的逻辑门。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号