首页> 外文OA文献 >A Novel Metal-Ferroelectric-Semiconductor Field-Effect Transistor Memory Cell Design
【2h】

A Novel Metal-Ferroelectric-Semiconductor Field-Effect Transistor Memory Cell Design

机译:一种新颖的金属铁电半导体场效应晶体管存储单元设计

摘要

The use of a Metal-Ferroelectric-Semiconductor Field-Effect Transistor (MFSFET) in a resistive-load SRAM memory cell has been investigated A typical two-transistor resistive-load SRAM memory cell architecture is modified by replacing one of the NMOS transistors with an n-channel MFSFET. The gate of the MFSFET is connected to a polling voltage pulse instead of the other NMOS transistor drain. The polling voltage pulses are of sufficient magnitude to saturate the ferroelectric gate material and force the MFSFET into a particular logic state. The memory cell circuit is further modified by the addition of a PMOS transistor and a load resistor in order to improve the retention characteristics of the memory cell. The retention characteristics of both the "1" and "0" logic states are simulated. The simulations show that the MFSFET memory cell design can maintain both the "1" and "0" logic states for a long period of time.
机译:已经研究了在电阻负载SRAM存储单元中使用金属铁电半导体场效应晶体管(MFSFET)的典型方法,即,通过将NMOS晶体管之一替换为NMOS晶体管,来修改典型的两晶体管电阻负载SRAM存储单元架构。 n通道MFSFET。 MFSFET的栅极连接到轮询电压脉冲,而不是其他NMOS晶体管的漏极。轮询电压脉冲具有足以使铁电栅极材料饱和并使MFSFET进入特定逻辑状态的幅度。通过增加PMOS晶体管和负载电阻来进一步修改存储单元电路,以改善存储单元的保持特性。模拟了“ 1”和“ 0”逻辑状态的保留特性。仿真表明,MFSFET存储单元设计可以长时间保持“ 1”和“ 0”逻辑状态。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号