首页> 外文OA文献 >A VHDL-based Approach for Power Estimation of Embedded Systems
【2h】

A VHDL-based Approach for Power Estimation of Embedded Systems

机译:基于VHDL的嵌入式系统功率估计方法

摘要

Power dissipation has become one of the main constraints during the design of embedded systems and VLSI circuits in the recent years, due to continuous increase of the integration level and the operating frequency. The aim of this paper is to present an innovative conceptual framework suitable for achieving accurate and efficient estimation of power dissipation for embedded systems described in VHDL at the behavioral and Register-Transfer levels. The goal is to provide the designer with the capability of analyzing and comparing different solutions in the architectural design space before the synthesis. The analytical power model is hierarchical, considering the different parts of the target system architecture, mainly the data-path, the memory, the control logic and the embedded core processor. Experimental results are obtained by applying the proposed power model to benchmark circuits.
机译:近年来,由于集成度和工作频率的不断提高,功耗已成为嵌入式系统和VLSI电路设计中的主要限制之一。本文的目的是提出一种创新的概念框架,该框架适用于在行为和寄存器传输级别实现VHDL中描述的嵌入式系统的功耗的准确和高效的估算。目的是为设计人员提供在综合之前分析和比较建筑设计空间中不同解决方案的能力。分析能力模型是分层的,考虑了目标系统体系结构的不同部分,主要是数据路径,存储器,控制逻辑和嵌入式核心处理器。通过将提出的功率模型应用于基准电路获得了实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号