首页> 外文OA文献 >Low Power Dynamic Comparator Design Using Variable Resistor
【2h】

Low Power Dynamic Comparator Design Using Variable Resistor

机译:使用可变电阻器的低功耗动态比较器设计

摘要

In today's reality, where claim for versatile battery functioned gadgets is expanding, a noteworthy plunge is given in the direction of low power approaches for rapid applications. To reduce the feature size is the cause to reduce the power. The comparator is one of the most versatile circuits in analog circuit design. It serves as an input stage of most of the ADCs. The comparator has noteworthy effect on the execution of the objective application which depends on the architecture and form of it. In this thesis, a clock based comparator is analysed in terms of average power dissipation, delay power-delay product (PDP). An investigation of modified double tail dynamic comparator has been carried out using post layout simulations. Based on the analytical expressions, a new comparator circuit that consumes less power has been proposed. Simple modification has been done by adding MOS transistor that works as voltage variable resistor (MOSFET in triode region) to reduce power. The delay of the proposed circuit is also improved as the voltage variable resistor increases the differential voltage in pre amplifier stage. Post layout simulation of the design in 90nm CMOS technology is presented. The average power dissipations of the proposed comparator at two different supply voltages which is 0.6 and 1.2 V are 0.842 µW and 2.68 µW respectively. The clock frequency at which circuit gives proper output of the proposed circuit goes up to 1.33GHz and 1GHz at supply voltages of 1.2V and 0.6V.
机译:在当今的现实中,对多功能电池功能小工具的要求在不断扩大,在快速应用的低功耗方法方向上出现了值得注意的下降。减小功能部件尺寸是降低功耗的原因。比较器是模拟电路设计中用途最广泛的电路之一。它用作大多数ADC的输入级。比较器对目标应用程序的执行有显着影响,这取决于目标应用程序的体系结构和形式。本文从平均功耗,延迟功率延迟乘积(PDP)角度分析了基于时钟的比较器。修改后的双尾动态比较器的研究已经使用后布局仿真进行了。基于解析表达式,提出了一种功耗更低的新型比较器电路。通过添加用作电压可变电阻器(三极管区域中的MOSFET)的MOS晶体管来进行简单的修改,以降低功耗。由于电压可变电阻器增加了前置放大器级中的差分电压,因此所建议电路的延迟也得到了改善。介绍了采用90nm CMOS技术的设计后版图仿真。所建议的比较器在两个不同的电源电压(0.6和1.2 V)下的平均功耗分别为0.842 µW和2.68 µW。在1.2V和0.6V的电源电压下,电路能够为所建议的电路提供适当输出的时钟频率高达1.33GHz和1GHz。

著录项

  • 作者

    Jain Nitin;

  • 作者单位
  • 年度 2015
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号