首页> 外文OA文献 >Design and Implementation of Novel High Performance Domino Logic
【2h】

Design and Implementation of Novel High Performance Domino Logic

机译:新型高性能Domino逻辑的设计与实现

摘要

This dissertation presents design and implementation of novel high performance domino logic techniques with increased noise robustness and reduced leakages. The speed and overhead area became the primary parameters of choice for fabrication industry that led to invention of clocked logic styles named as Dynamic logic and Domino logic families. Most importantly, power consumption, noise immunity, speed of operation, area and cost are the predominant parameters for designing any kind of digital logic circuit technique with effective trade-off amongst these parameters depending on the situation and application of design. Because of its high speed and low overhead area domino logic became process of choice for designing of high speed application circuits. The concerning issues are large power consumption and high sensitivity towards noise. Hence, there is a need for designing new domino methodology to meet the requirements by overcoming above mentioned drawbacks which led to ample opportunities for diversified research in this field. Therefore, the outcome of research must be able to handle the primary design parameters efficiently. Besides this, the designed circuit must exhibit high degree of robustness towards noise.In this thesis, few domino logic circuit techniques are proposed to deal with noise and sub-threshold leakages. Effect of signal integrity issues on domino logic techniques is studied. Furthermore, having been subjected to process corner analysis and noise analysis, the overall performance of proposed domino techniques is found to be enhanced despite a few limitations that are mentioned in this work. Besides this, lector based domino and dynamic node stabilized techniques are also proposed and are investigated thoroughly. Simulations show that proposed circuits are showing superior performance. In addition to this, domino based Schmitt triggers with various hysteresis phenomena are designed and simulated. Pre-layout and post-layout simulation results are compared for proposed Schmitt trigger. Simulations reveal that proposed Schmitt trigger techniques are more noise tolerant than CMOS counterparts. Moreover, a test chip for domino based Schmitt trigger is done in UMC 180 nm technology for fabrication.
机译:本文提出了具有增强的噪声鲁棒性和减少的泄漏的新型高性能多米诺逻辑技术的设计和实现。速度和开销区域成为制造行业选择的主要参数,这导致发明了称为动态逻辑和Domino逻辑系列的时钟逻辑样式。最重要的是,功耗,噪声抗扰性,操作速度,面积和成本是设计任何类型的数字逻辑电路技术的主要参数,这些数字逻辑电路技术根据设计的情况和应用在这些参数之间进行有效的权衡。由于它的高速和低开销区域,多米诺逻辑已成为设计高速应用电路的首选过程。关注的问题是大功耗和对噪声的高灵敏度。因此,需要设计新的多米诺骨牌方法论以克服上述缺点,从而为该领域的多元化研究提供充足的机会,从而满足要求。因此,研究成果必须能够有效地处理主要设计参数。除此之外,所设计的电路还必须表现出对噪声的高度鲁棒性。在本文中,很少提出用于处理噪声和亚阈值泄漏的多米诺逻辑电路技术。研究了信号完整性问题对多米诺逻辑技术的影响。此外,尽管经历了一些限制,但经过过程角点分析和噪声分析后,发现所提议的多米诺骨牌技术的整体性能得到了增强。除此之外,还提出了基于讲授者的多米诺骨牌和动态节点稳定技术,并对其进行了深入研究。仿真表明,所提出的电路表现出优异的性能。除此之外,还设计并模拟了具有各种磁滞现象的基于多米诺骨牌的施密特触发器。比较了拟议的施密特触发器的布局前和布局后仿真结果。仿真表明,提出的施密特触发器技术比CMOS技术具有更高的噪声容忍度。此外,在UMC 180 nm技术中完成了用于基于多米诺骨牌施密特触发器的测试芯片。

著录项

  • 作者

    Sarma D Srinivasa V S;

  • 作者单位
  • 年度 2015
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号