首页> 外文OA文献 >Low power VLSI design of a fir filter using dual edge triggered clocking strategy udud
【2h】

Low power VLSI design of a fir filter using dual edge triggered clocking strategy udud

机译:使用双沿触发时钟策略的冷杉滤波器的低功耗VLSI设计 ud ud

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Digital signal processing is an area of science and engineering that has developed rapidly over the past 30 years. This rapid development is a result of the significant advances in digital computer technology and integrated–circuit fabrication. DSP processors are a diverse group, most share some common features designed to support fast execution of the repetitive, numerically intensive computations characteristic of digital signal processing algorithms. The most often cited of these features is the ability to perform a multiply-accumulate operation (often called a "MAC") in a single instruction cycle. Hence in this project a DSP Processor is designed which can perform the basic DSP Operations like convolution, fourier transform and filtering. The processor designed is a simple 4-bit processor which has single data line of 8-bits and a single address bus of 16-bits. With a set of branch instructions the project DSP will operate as a CISC processor with strong math capabilities and can perform the above mentioned DSP operations. The application I have taken is the low power FIR filter using dual edge clocking strategy. It combines two novel techniques for the power reduction which is : multi stage clock gating and a symmetric two-phase level-sensitive clocking with glitch aware re-distribution of data-path registers. Simulation results confirm a 42% reduction in power over single edge triggered clocking with clock gating.Also to further reduce the power consumption the a low power latch circuit is used. Thanks to a partial pass-transistor logic, it trades time for energy, being particularly suitable for low power low-frequency applications. Simulation results confirm the power reduction. This technique discussed can be implemented to portable devices which needs longer battery life and to ASIC’s
机译:数字信号处理是科学和工程领域,在过去30年中发展迅速。这种快速的发展是数字计算机技术和集成电路制造取得重大进步的结果。 DSP处理器是一个多元化的群体,大多数共享一些共同的功能,这些功能旨在支持快速执行数字信号处理算法的重复性,数字密集型计算。这些功能中最常引用的是在单个指令周期内执行乘法累加运算(通常称为“ MAC”)的能力。因此,在该项目中,设计了一种DSP处理器,它可以执行基本的DSP操作,例如卷积,傅立叶变换和滤波。设计的处理器是一个简单的4位处理器,具有一条8位数据线和一条16位地址总线。通过一组分支指令,项目DSP将作为具有强大数学功能的CISC处理器运行,并且可以执行上述DSP操作。我采用的应用是使用双边沿时钟策略的低功耗FIR滤波器。它结合了两种降低功耗的新颖技术:多级时钟门控和对称的两相电平敏感型时钟,并具有故障感知的数据路径寄存器重新分配功能。仿真结果证实,通过时钟门控,单边沿触发时钟的功耗降低了42%。此外,为了进一步降低功耗,还使用了低功耗锁存电路。由于采用了部分通过晶体管逻辑,因此它需要花费时间来换取能量,特别适合于低功率低频应用。仿真结果证实了功耗的降低。可以将这种技术应用于需要更长电池寿命的便携式设备以及ASIC的

著录项

  • 作者

    Gupta Sakshi;

  • 作者单位
  • 年度 2008
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号