首页> 外文OA文献 >Architecture for SuperSpeed data communication for USB 3.0 device using FPGA
【2h】

Architecture for SuperSpeed data communication for USB 3.0 device using FPGA

机译:使用FPGA的USB 3.0设备的SuperSpeed数据通信架构

摘要

The need for very large speed data communication leads to use of USB 3.0. This can be achieved by mixing the advantage of parallel and serial data transfer. This project work provides architecture for communication between USB 3.0 device controller (Cypress CYUSB3014) and USB 3.0 host controller (TUSB7320) at a data rate of 5.0 Gbps using Altera’s Stratix IV (EP4SGX70DF29C3N) FPGA. To maintain synchronization between GPIF II and PCIe hard IP, two FIFO's are used. PLL is used to provide clock signal at various frequencies. The physical layer provides signalling technology for SuperSpeed bus. The functionality of physical layer for USB 3.0 has been implemented in this project. Physical layer is functionally segregated in two parts, namely, transmitter and receiver.In transmitter module, the implementation of scrambler, 8b/10b encoder and parallel to serial converter is simulated using ModelSim-Altera 6.6d. And in receiver section, the implementation of serial to parallel converter, 8b/10b decoder and descrambling is similarly implemented. Both these modules are realized in Altera’s Cyclone II (EP2C20F484C7) FPGA.
机译:对超高速数据通信的需求导致了USB 3.0的使用。这可以通过混合并行和串行数据传输的优势来实现。该项目工作提供了一种架构,用于使用Altera的Stratix IV(EP4SGX70DF29C3N)FPGA,以5.0 Gbps的数据速率在USB 3.0器件控制器(Cypress CYUSB3014)和USB 3.0主机控制器(TUSB7320)之间进行通信。为了保持GPIF II和PCIe硬IP之间的同步,使用了两个FIFO。 PLL用于提供各种频率的时钟信号。物理层为SuperSpeed总线提供信令技术。 USB 3.0物理层的功能已在该项目中实现。物理层在功能上分为发射器和接收器两部分。在发射器模块中,使用ModelSim-Altera 6.6d模拟加扰器,8b / 10b编码器和并行至串行转换器的实现。在接收器部分,串行到并行转换器,8b / 10b解码器和解扰的实现也类似地实现。这两个模块都在Altera的Cyclone II(EP2C20F484C7)FPGA中实现。

著录项

  • 作者

    Amod Amit Kumar;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号