首页> 外文OA文献 >A Novel High Speed Dynamic Comparator with Low Power Dissipation and Low Offset
【2h】

A Novel High Speed Dynamic Comparator with Low Power Dissipation and Low Offset

机译:具有低功耗和低失调的新型高速动态比较器

摘要

A new fully differential CMOS dynamic comparator using positive feedback suitable for pipeline A/D converters with low power dissipation, low offset, low noise and high speed is proposed. Inputs are reconfigured from typical differential pair comparator such that near equal current distribution in the input transistors can be achieved for a meta stable point of the comparator. Restricted signal swing clock for the tail current is also used to ensure constant currents in the differential pairs. Nearly 18mV offset voltage is easily achieved with the proposed structure making it favorable for flash and pipeline data conversion applications. The proposed topology is based on two cross coupled differential pairs positive feedback and switchable current sources, has a small power dissipation, less hysteresis band, less area, and it is shown to be very robust against transistor mismatch, noise immunity. Test structures of the comparators, designed in GPDK 90 nm are measured to determine offset power dissipation and speed with 1.8 V are compared and the superior features of the proposed comparator are established.
机译:提出了一种新的具有正反馈的全差分CMOS动态比较器,该比较器适用于低功耗,低失调,低噪声和高速的流水线A / D转换器。从典型的差分对比较器重新配置输入,以便对于比较器的亚稳态点,可以在输入晶体管中获得接近相等的电流分布。尾电流的受限信号摆幅时钟也用于确保差分对中的恒定电流。所提出的结构可轻松实现接近18mV的失调电压,使其非常适合闪存和管线数据转换应用。所提出的拓扑基于两个交叉耦合的差分对正反馈和可切换电流源,具有较小的功耗,较小的磁滞带,较小的面积,并且显示出非常强大的抗晶体管失配和抗噪声能力。测量了在GPDK 90 nm中设计的比较器的测试结构,以确定偏移功率耗散,并比较了1.8 V的速度,并建立了所提出比较器的优越功能。

著录项

  • 作者

    Velagaleti Silpakesav;

  • 作者单位
  • 年度 2009
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号