首页> 外文OA文献 >Design of booth multiplier using ripple carry adder
【2h】

Design of booth multiplier using ripple carry adder

机译:使用纹波进位加法器的展位乘法器设计

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Modern IC Technology focuses on the planning of ICs considering additional space improvement and low power techniques. Multiplication may be a heavily used operation that figures conspicuously in signal process and scientific applications. Multiplication may be a terribly hardware intensive subject and thus we as users area unit largely involved with obtaining low-power, smaller space and better speed. The foremost necessary concern in classic multiplication largely accomplished by K-cycles of shifting and adding, is to hurry up underlying multi-operand addition of partial product. During this project we'll design the Booth multiplier using Ripple Carry Adder architecture. Additionally multipliers are designed for each radix-2 and radix-4. Results can show that the multiplier is able to multiply two 32 bit signed numbers and how this technique reduces the number of partial products, which is an important factor to be achieved in this project.
机译:现代IC技术着重于IC的规划,同时考虑到额外的空间改进和低功耗技术。在信号处理和科学应用中,乘法运算可能是一个非常常用的运算。乘法可能是一个非常耗费硬件的主题,因此,作为用户区域单元,我们主要涉及获得低功耗,更小的空间和更快的速度。在经典乘法中,最主要的需要关注的问题是匆忙完成部分乘积的基本多操作数加法,主要是通过移位和加法的K周期完成的。在这个项目中,我们将使用Ripple Carry Adder架​​构设计Booth乘法器。此外,还针对每个基数2和基数4设计了乘法器。结果表明,乘法器能够将两个32位带符号数相乘,并且该技术如何减少部分乘积的数量,这是该项目要实现的重要因素。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号