首页> 外文OA文献 >Indirect Compensation Techniques for Three-Stage CMOS Op-Amps
【2h】

Indirect Compensation Techniques for Three-Stage CMOS Op-Amps

机译:三级CMOS运算放大器的间接补偿技术

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

As CMOS technology continues to evolve, the supply voltages are decreasing while at the same time the transistor threshold voltages are remaining relatively constant. Making matters worse, the inherent gain available from the nano-CMOS transistors is dropping. Traditional techniques for achieving high-gain by vertically stacking (i.e. cascoding) transistors becomes less useful in nano-scale CMOS processes. Horizontal cascading (multi-stage) must be used in order to realize high-gain op-amps in low supply voltage processes. This paper discusses new design techniques for the realization of three-stage op-amps. The proposed and experimentally verified op-amps, fabricated in 500 nm CMOS, typically exhibit 30 MHz unity-gain frequency, near 100ns transient settling and 72° phase-margin for 500pF load. This results in significantly higher op-amp performance metrics over the traditional op-amp designs while at the same time having smaller layout area.
机译:随着CMOS技术的不断发展,电源电压正在降低,而晶体管阈值电压则保持相对恒定。更糟糕的是,纳米CMOS晶体管可利用的固有增益正在下降。通过垂直堆叠(即,共源共栅)晶体管来实现高增益的传统技术在纳米级CMOS工艺中变得不再有用。为了在低电源电压过程中实现高增益运算放大器,必须使用水平级联(多级)。本文讨论了用于实现三级运算放大器的新设计技术。在500 nm CMOS中制造的经过提议和经过实验验证的运算放大器,通常在500pF负载下具有30 MHz的单位增益频率,接近100ns的瞬态建立和72°的相位裕度。与传统的运算放大器设计相比,这将带来更高的运算放大器性能指标,同时具有更小的布局面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号