首页> 外文OA文献 >A Novel Scalable Deblocking-Filter Architecture for H.264/AVC and SVC Video Codecs
【2h】

A Novel Scalable Deblocking-Filter Architecture for H.264/AVC and SVC Video Codecs

机译:适用于H.264 / AVC和SVC视频编解码器的新型可扩展解块滤波器架构

摘要

A highly parallel and scalable Deblocking Filter (DF) hardware architecture for H.264/AVC and SVC video codecs is presented in this paper. The proposed architecture mainly consists on a coarse grain systolic array obtained by replicating a unique and homogeneous Functional Unit (FU), in which a whole Deblocking-Filter unit is implemented. The proposal is also based on a novel macroblock-level parallelization strategy of the filtering algorithm which improves the final performance by exploiting specific data dependences. This way communication overhead is reduced and a more intensive parallelism in comparison with the existing state-of-the-art solutions is obtained. Furthermore, the architecture is completely flexible, since the level of parallelism can be changed, according to the application requirements. The design has been implemented in a Virtex-5 FPGA, and it allows filtering 4CIF (704 × 576 pixels @30 fps) video sequences in real-time at frequencies lower than 10.16 Mhz.
机译:本文提出了一种针对H.264 / AVC和SVC视频编解码器的高度并行和可扩展的解块滤波器(DF)硬件架构。所提出的架构主要由通过复制唯一且同质的功能单元(FU)获得的粗粒度收缩阵列组成,其中实现了整个去块滤波单元。该提议还基于过滤算法的一种新的宏块级并行化策略,该策略通过利用特定的数据依赖性来提高最终性能。与现有的最先进的解决方案相比,这种方式减少了通信开销并获得了更密集的并行性。此外,该架构是完全灵活的,因为可以根据应用要求更改并行级别。该设计已在Virtex-5 FPGA中实现,它允许以低于10.16 Mhz的频率实时过滤4CIF(704×576像素@ 30 fps)视频序列。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号