首页> 外文OA文献 >Cost and energy efficient reconfigurable embedded platform using Spartan-6 FPGAs
【2h】

Cost and energy efficient reconfigurable embedded platform using Spartan-6 FPGAs

机译:使用Spartan-6 FPGA的经济高效的可重构嵌入式平台

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Modern FPGAs with run-time reconfiguration allow the implementation of complex systems offering both the flexibility of software-based solutions combined with the performance of hardware. This combination of characteristics, together with the development of new specific methodologies, make feasible to reach new points of the system design space, and make embedded systems built on these platforms acquire more and more importance. However, the practical exploitation of this technique in fields that traditionally have relied on resource restricted embedded systems, is mainly limited by strict power consumption requirements, the cost and the high dependence of DPR techniques with the specific features of the device technology underneath. In this work, we tackle the previously reported problems, designing a reconfigurable platform based on the low-cost and low-power consuming Spartan-6 FPGA family. The full process to develop the platform will be detailed in the paper from scratch. In addition, the implementation of the reconfiguration mechanism, including two profiles, is reported. The first profile is a low-area and low-speed reconfiguration engine based mainly on software functions running on the embedded processor, while the other one is a hardware version of the same engine, implemented in the FPGA logic. This reconfiguration hardware block has been originally designed to the Virtex-5 family, and its porting process will be also described in this work, facing the interoperability problem among different families.
机译:具有运行时重新配置功能的现代FPGA允许实施复杂的系统,既提供基于软件的解决方案的灵活性,又提供硬件的性能。这些特征的结合以及新的特定方法的开发,使到达系统设计空间的新点变得可行,并使基于这些平台的嵌入式系统变得越来越重要。但是,该技术在传统上依赖于资源受限的嵌入式系统的领域中的实际开发主要受到严格的功耗要求,成本以及DPR技术与下面设备技术的特定特性的高度依赖的限制。在这项工作中,我们解决了先前报告的问题,基于低成本和低功耗的Spartan-6 FPGA系列设计了可重新配置的平台。本文将从头开始详细介绍了开发平台的完整过程。此外,报告了包括两个配置文件在内的重新配置机制的实现。第一个配置文件是主要基于嵌入式处理器上运行的软件功能的低区域低速重新配置引擎,而另一个配置文件是在FPGA逻辑中实现的同一引擎的硬件版本。该重新配置硬件模块最初是为Virtex-5系列设计的,其移植过程也将在本工作中进行描述,面临不同系列之间的互操作性问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号