首页> 外文OA文献 >Pre-Calculated Duty Cycle Control Implemented in FPGA for Power Factor Correction
【2h】

Pre-Calculated Duty Cycle Control Implemented in FPGA for Power Factor Correction

机译:在FPGA中实现的预计算占空比控制,用于功率因数校正

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

A power factor correction (PFC) technique based on pre-calculated duty cycle values is presented in this paper. In this method the duty ratios for half a line period are calculated in advance and stored in a memory. By synchronizing the memory with the line, near unity power factors can be achieved in a specific operating point. The main advantage of this technique is that neither current measurement nor current loop are needed. To obtain stable output voltages a voltage loop is included. A boost converter prototype controlled by an FPGA evaluation board has been implemented in order to verify the functionality of the proposed method. Both the simulation and experimental results show that near unity power factor can be achieved with this PFC strategy.
机译:本文提出了一种基于预先计算的占空比值的功率因数校正(PFC)技术。在这种方法中,预先计算半个行周期的占空比,并将其存储在存储器中。通过使存储器与线路同步,可以在特定的工作点实现接近统一的功率因数。该技术的主要优点是不需要电流测量或电流环路。为了获得稳定的输出电压,包括电压环路。为了验证所提出方法的功能,已经实现了由FPGA评估板控制的升压转换器原型。仿真和实验结果均表明,使用这种PFC策略可以实现接近单位功率因数。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号