首页> 外文OA文献 >A high performance hardware architecture for one bit transform based motion estimation
【2h】

A high performance hardware architecture for one bit transform based motion estimation

机译:一种基于一位变换的运动估计的高性能硬件架构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Motion Estimation (ME) is the most computationally intensive part of video compression and video enhancement systems. One bit transform (IBT) based ME algorithms have low computational complexity. Therefore, in this paper, we propose a high performance systolic hardware architecture for IBT based ME. The proposed hardware performs full search ME for 4 Macroblocks in parallel and it is the fastest IBT based ME hardware reported in the literature. In addition, it uses less on-chip memory than the previous IBT based ME hardware by using a novel data reuse scheme and memory organization. The proposed hardware is implemented in Verilog HDL. It consumes %34 of the slices in a Xilinx XC2VP30-7 FPGA. It works at 115 MHz in the same FPGA and is capable of processing 50 1920x1080 full High Definition frames per second. Therefore, it can be used in consumer electronics products that require real-time video processing or compression.
机译:运动估计(ME)是视频压缩和视频增强系统中计算量最大的部分。基于一位变换(IBT)的ME算法具有较低的计算复杂度。因此,在本文中,我们为基于IBT的ME提出了一种高性能的脉动硬件架构。所提出的硬件对4个宏块并行执行全搜索ME,这是文献中报道的最快的基于IBT的ME硬件。此外,与以前的基于IBT的ME硬件相比,它使用新颖的数据重用方案和内存组织,使用的片上内存更少。建议的硬件在Verilog HDL中实现。在Xilinx XC2VP30-7 FPGA中,它消耗%34的切片。它在同一FPGA中的工作频率为115 MHz,每秒能够处理50个1920x1080全高清帧。因此,它可以用于需要实时视频处理或压缩的消费类电子产品中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号