首页> 外文OA文献 >FPGA Implementation of a Frame Synchronization Algorithm for Powerline Communications
【2h】

FPGA Implementation of a Frame Synchronization Algorithm for Powerline Communications

机译:电力线通信帧同步算法的FPGA实现

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents an FPGA implementation of a pilot–based time synchronization scheme employing orthogonal frequency division multiplexing for powerline communication channels. The functionality of the algorithm is analyzed and tested over a real powerline residential network. For this purpose, an appropriate transmitter circuit, implemented by an FPGA, and suitable coupling circuits are constructed. The system has been developed using VHDL language on Nallatech XtremeDSP development kits. The communication system operates in the baseband up to 30 MHz. Measurements of the algorithm's good performance in terms of the number of detected frames and timing offset error are taken and compared to simulations of existing algorithms.
机译:本文介绍了一种基于导频的时间同步方案的FPGA实现,该方案对电力线通信信道采用了正交频分复用。该算法的功能在真实的电力线住宅网络上进行了分析和测试。为此目的,构造了由FPGA实现的适当的发送器电路和适当的耦合电路。该系统已在Nallatech XtremeDSP开发套件上使用VHDL语言开发。该通信系统在高达30 MHz的基带中运行。测量了算法在检测到的帧数和定时偏移误差方面的良好性能,并将其与现有算法的仿真进行了比较。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号