首页> 外文OA文献 >A Three-Dimensional DRAM Using Floating Body Capacitance Cells in an FD-SOI Process
【2h】

A Three-Dimensional DRAM Using Floating Body Capacitance Cells in an FD-SOI Process

机译:在FD-SOI工艺中使用浮体电容单元的三维DRAM

摘要

This paper describes a three- dimensional DRAM in which the floating body capacitance (FBC) of a fully depleted SOI (FD-SOI) device is used as a storage node. This 1T DRAM lends itself particularly well to a 3D wafer-to-wafer bonding process because of the absence of deep etched and filled trench capacitor structure, and the improved thickness control tolerance in wafer thinning. A novel three-tier, 3D, 1T embedded DRAM is presented that can be vertically integrated with a microprocessor, achieving low cost, high-density on-chip main memory. A 394Kbits test chip has been designed and fabricated using the Lincoln Labs 3-Tier 3D 0.18um fully depleted SOI CMOS process where an earlier (and previously reported) successful 3D SRAM was obtained. The measured retention time under holding conditions in this 180 nm process is greater than 10 ms. The test chip measures an access time of 50 ns and operates at 10 MHz.
机译:本文介绍了三维DRAM,其中完全耗尽的SOI(FD-SOI)器件的浮体电容(FBC)被用作存储节点。这款1T DRAM由于没有深度蚀刻和填充的沟槽电容器结构,并且在晶片薄化方面提高了厚度控制公差,因此非常适合3D晶片到晶片的键合工艺。提出了一种新颖的三层,3D,1T嵌入式DRAM,可以与微处理器垂直集成,从而实现低成本,高密度的片上主存储器。已经使用Lincoln Labs 3层3D 0.18um全耗尽SOI CMOS工艺设计和制造了394Kbits测试芯片,该芯片获得了较早的(且先前已报道)成功的3D SRAM。在此180 nm工艺中,在保持条件下测得的保留时间大于10 ms。测试芯片的访问时间为50 ns,工作频率为10 MHz。

著录项

  • 作者

    Liu Xuelian; Zia Aamir;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种 {"code":"en","name":"English","id":9}
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号