首页> 外文OA文献 >Symbol Synchronization for SDR Using a Polyphase Filterbank Based on an FPGA
【2h】

Symbol Synchronization for SDR Using a Polyphase Filterbank Based on an FPGA

机译:使用基于FPGA的多相滤波器组实现SDR的符号同步

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper is devoted to the proposal of a highly efficient symbol synchronization subsystem for Software Defined Radio. The proposed feedback phase-locked loop timing synchronizer is suitable for parallel implementation on an FPGA. The polyphase FIR filter simultaneously performs matched-filtering and arbitrary interpolation between acquired samples. Determination of the proper sampling instant is achieved by selecting a suitable polyphase filterbank using a derived index. This index is determined based on the output either the Zero-Crossing or Gardner Timing Error Detector. The paper will extensively focus on simulation of the proposed synchronization system. On the basis of this simulation, a complete, fully pipelined VHDL description model is created. This model is composed of a fully parallel polyphase filterbank based on distributed arithmetic, timing error detector and interpolation control block. Finally, RTL synthesis on an Altera Cyclone IV FPGA is presented and resource utilization in comparison with a conventional model is analyzed.
机译:本文致力于针对软件无线电的高效符号同步子系统的建议。所提出的反馈锁相环定时同步器适用于FPGA上的并行实现。多相FIR滤波器同时在获取的样本之间执行匹配滤波和任意插值。通过使用导出的索引选择合适的多相滤波器组,可以确定适当的采样时刻。该指标是根据零交叉或加德纳定时误差检测器的输出确定的。本文将广泛关注拟议的同步系统的仿真。在此模拟的基础上,创建了完整的,完全流水线的VHDL描述模型。该模型由基于分布式算法的全并行多相滤波器组,定时误差检测器和插值控制模块组成。最后,介绍了在Altera Cyclone IV FPGA上的RTL综合,并分析了与传统模型相比的资源利用率。

著录项

  • 作者

    Fiala P.; Linhart R.;

  • 作者单位
  • 年度 2015
  • 总页数
  • 原文格式 PDF
  • 正文语种 {"code":"en","name":"English","id":9}
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号