This paper is devoted to the proposal of a highly efficient symbol synchronization subsystem for Software Defined Radio. The proposed feedback phase-locked loop timing synchronizer is suitable for parallel implementation on an FPGA. The polyphase FIR filter simultaneously performs matched-filtering and arbitrary interpolation between acquired samples. Determination of the proper sampling instant is achieved by selecting a suitable polyphase filterbank using a derived index. This index is determined based on the output either the Zero-Crossing or Gardner Timing Error Detector. The paper will extensively focus on simulation of the proposed synchronization system. On the basis of this simulation, a complete, fully pipelined VHDL description model is created. This model is composed of a fully parallel polyphase filterbank based on distributed arithmetic, timing error detector and interpolation control block. Finally, RTL synthesis on an Altera Cyclone IV FPGA is presented and resource utilization in comparison with a conventional model is analyzed.
展开▼
机译:本文致力于针对软件无线电的高效符号同步子系统的建议。所提出的反馈锁相环定时同步器适用于FPGA上的并行实现。多相FIR滤波器同时在获取的样本之间执行匹配滤波和任意插值。通过使用导出的索引选择合适的多相滤波器组,可以确定适当的采样时刻。该指标是根据零交叉或加德纳定时误差检测器的输出确定的。本文将广泛关注拟议的同步系统的仿真。在此模拟的基础上,创建了完整的,完全流水线的VHDL描述模型。该模型由基于分布式算法的全并行多相滤波器组,定时误差检测器和插值控制模块组成。最后,介绍了在Altera Cyclone IV FPGA上的RTL综合,并分析了与传统模型相比的资源利用率。
展开▼