首页> 外文OA文献 >Hardware Realization of Chaos-based Symmetric Video Encryption
【2h】

Hardware Realization of Chaos-based Symmetric Video Encryption

机译:基于混沌的对称视频加密的硬件实现

摘要

This thesis reports original work on hardware realization of symmetric video encryption using chaos-based continuous systems as pseudo-random number generators. The thesis also presents some of the serious degradations caused by digitally implementing chaotic systems. Subsequently, some techniques to eliminate such defects, including the ultimately adopted scheme are listed and explained in detail. Moreover, the thesis describes original work on the design of an encryption system to encrypt MPEG-2 video streams. Information about the MPEG-2 standard that fits this design context is presented. Then, the security of the proposed system is exhaustively analyzed and the performance is compared with other reported systems, showing superiority in performance and security. The thesis focuses more on the hardware and the circuit aspect of the system’s design. The system is realized on Xilinx Vetrix-4 FPGA with hardware parameters and throughput performance surpassing conventional encryption systems.
机译:本文报道了使用基于混沌的连续系统作为伪随机数发生器进行对称视频加密的硬件实现的原始工作。本文还提出了一些由于数字实现混沌系统而导致的严重退化。随后,列出并详细说明了一些消除此类缺陷的技术,包括最终采用的方案。此外,本文还描述了有关对MPEG-2视频流进行加密的加密系统设计的原始工作。介绍了适合该设计环境的有关MPEG-2标准的信息。然后,对提出的系统的安全性进行了详尽的分析,并将其性能与其他已报告的系统进行了比较,显示出性能和安全性方面的优势。本文的重点是系统设计的硬件和电路方面。该系统在Xilinx Vetrix-4 FPGA上实现,其硬件参数和吞吐量性能均超过了常规加密系统。

著录项

  • 作者

    Ibrahim Mohamad A.;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号