首页> 外文OA文献 >Stress analysis in 3D IC having Thermal Through Silicon Vias (TTSV)
【2h】

Stress analysis in 3D IC having Thermal Through Silicon Vias (TTSV)

机译:具有热硅通孔(TTSV)的3D IC中的应力分析

摘要

TTSV is proposed for the removal of heat from between the IC layers as these TTSVs carries heat down to the sink. However, it may generate stress in Silicon. In the present paper, thermal-stress simulation of stack consists of three IC layers bonded face up is performed using finite element modeling tools. We also analyzed the stress generated in 3D IC containing TTSV. Further we proposed a method for lower stress around the TTSV. The method proposed decreases the Von Misses Stress by a value of 40Mpa on average considering all the IC layers. Thus by achieving this, functionality of the chip becomes more reliable.
机译:TTSV被建议用于从IC层之间去除热量,因为这些TTSV将热量向下传递到散热器。但是,它可能会在硅中产生应力。在本文中,使用有限元建模工具执行了堆叠的热应力模拟,该堆叠由三个面朝上结合的IC层组成。我们还分析了包含TTSV的3D IC中产生的应力。此外,我们提出了一种降低TTSV周围应力的方法。考虑到所有IC层,建议的方法平均将Von Misses应力降低40Mpa。因此,通过实现这一点,芯片的功能变得更加可靠。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号