首页> 外文OA文献 >An Area-Efficient Systolic Architecture for Real-Time VLSI Finite Impulse Response Filters
【2h】

An Area-Efficient Systolic Architecture for Real-Time VLSI Finite Impulse Response Filters

机译:实时VLSI有限冲激响应滤波器的高效区域收缩结构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

An area-effcient systolic architecture for realtime, programmable-coefficient finite impulse response (FIR) filters is presented. A technique called pipelined clustering is introduced to derive the architecture in which a number of filter tap computations are multiplexed in an appropriately pipelined processor. This multiplezing is made possible by the fact that the processor is clocked at the highest possible frequency under the given. technology and design constraints. Reduction in hardware proportional to the ratio of data arrival period and clock period is achieved. The proposed systolic architecture is 100% efficient and has the same throughput and latency and approximately the same power dissipation as an unclustered array. The architecture is completely specified, including a description, of the multip1exers and synchronisation delays that are required.
机译:提出了一种用于实时可编程系数有限脉冲响应(FIR)滤波器的区域有效的脉动体系结构。引入了一种称为流水线群集的技术,以推导该体系结构,其中在适当的流水线处理器中多路滤波器抽头计算被复用。通过在给定频率下以最高可能的时钟为处理器提供时钟,使得这种多路复用成为可能。技术和设计约束。与数据到达周期和时钟周期之比成比例的硬件减少得以实现。所提出的脉动体系结构具有100%的效率,并且具有与非集群阵列相同的吞吐量和等待时间以及大约相同的功耗。完整说明了体系结构,包括对所需的乘法器和同步延迟的描述。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号