首页> 外文OA文献 >Verifying the Performance of the PCI Local Bus using Symbolic Techniques
【2h】

Verifying the Performance of the PCI Local Bus using Symbolic Techniques

机译:使用符号技术验证PCI本地总线的性能

摘要

Symbolic model checking is a successful technique for checking properties of large finite-state systems. This method has been used to verify a number of real-world hardware designs. This methodology, however, is not able to determine timing or performance properties directly. Since these properties are extremely important in the design of high-performance systems and in time-critical applications, we have extended model checking techniques to produce timing information. These results allow a more detailed analysis of a model than is possible with tools that simply determine whether a property is satisfied of not. We present algorithms that determine the exact bounds on the delay between two specified events and the number of occurrences of another event in all such intervals. To demonstrate how our method works, we have modelled the PCI local bus and analyzed its temporal behavior. These results show the usefulness of this technique in analyzing complex modern designs.
机译:符号模型检查是一种用于检查大型有限状态系统属性的成功技术。此方法已用于验证许多实际的硬件设计。但是,这种方法不能直接确定时序或性能属性。由于这些特性在高性能系统的设计和对时间要求严格的应用中极为重要,因此我们扩展了模型检查技术以产生时序信息。与仅确定某个属性是否满足的工具相比,这些结果可以对模型进行更详细的分析。我们提出了确定两个指定事件之间的延迟的精确界限以及在所有此类间隔中另一个事件的发生次数的算法。为了演示我们的方法如何工作,我们对PCI本地总线进行了建模并分析了其临时行为。这些结果表明,该技术在分析复杂的现代设计中很有用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号