首页> 外文OA文献 >A re-configurable pipeline ADC architecture with built-in self-test techniques
【2h】

A re-configurable pipeline ADC architecture with built-in self-test techniques

机译:具有内置自测技术的可重配置管道ADC架构

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

High-performance analog and mixed-signal integrated circuits are integral parts of today\u27s and future networking and communication systems. The main challenge facing the semiconductor industry is the ability to economically produce these analog ICs. This translates, in part, into the need to efficiently evaluate the performance of such ICs during manufacturing (production testing) and to come up with dynamic architectures that enable the performance of these ICs to be maximized during manufacturing and later when they\u27re operating in the field. On the performance evaluation side, this dissertation deals with the concept of Built-In-Self-Test (BIST) to allow the efficient and economical evaluation of certain classes of high-performance analog circuits. On the dynamic architecture side, this dissertation deals with pipeline ADCs and the use of BIST to dynamically, during production testing or in the field, re-configure them to produce better performing ICs.;In the BIST system proposed, the analog test signal is generated on-chip by sigma-delta modulation techniques. The performance of the ADC is measured on-chip by a digital narrow-band filter. When this system is used on the wafer level, significant testing time and thus testing cost can be saved.;A re-configurable pipeline ADC architecture to improve the dynamic performance is proposed. Based on dynamic performance measurements, the best performance configuration is chosen from a collection of possible pipeline configurations. This basic algorithm can be applied to many pipeline analog systems. The proposed grouping algorithm cuts down the number of evaluation permutation from thousands to 18 for a 9-bit ADC thus allowing the method to be used in \u22real\u22 applications.;To validate the developments of this dissertation, a 40MS/s 9-bit re-configurable pipeline ADC was designed and implemented in TSMC\u27s 0.25mum single-poly CMOS digital process. This includes a fully differential folded-cascode gain-boosting operational amplifier with high gain and high unity-gain bandwidth. The experimental results strongly support the effectiveness of reconfiguration algorithm, which provides an average of 0.5bit ENOB improvement among the set of configurations. For many applications, this is a very significant performance improvement.;The BIST and re-configurability techniques proposed are not limited to pipeline ADCs only. The BIST methodology is applicable to many analog systems and the re-configurability is applicable to any analog pipeline system.
机译:高性能模拟和混合信号集成电路是当今和未来网络与通信系统不可或缺的一部分。半导体行业面临的主要挑战是经济地生产这些模拟IC的能力。这部分地意味着需要在制造(生产测试)期间有效评估此类IC的性能,并提出动态架构,以使这些IC的性能在制造过程中以及随后的工作中达到最大化。场。在性能评估方面,本文讨论了内置自测(BIST)的概念,以允许对某些类型的高性能模拟电路进行有效而经济的评估。在动态架构方面,本文涉及流水线ADC和BIST的使用,以在生产测试过程中或在现场进行动态配置,以重新配置它们以生产性能更好的IC。在提出的BIST系统中,模拟测试信号为通过sigma-delta调制技术在芯片上生成。 ADC的性能通过数字窄带滤波器在芯片上测量。当该系统用于晶圆级时,可以节省大量的测试时间,从而节省测试成本。提出了一种可重配置的流水线ADC架构,以提高动态性能。基于动态性能测量,从可能的管道配置集合中选择最佳性能配置。该基本算法可以应用于许多管线模拟系统。所提出的分组算法将9位ADC的评估排列次数从数千减少到18,从而允许该方法用于\ u22real \ u22应用中;为验证本文的发展,采用40MS / s 9-位可重配置流水线ADC是在台积电0.25mum单晶CMOS数字工艺中设计和实现的。这包括一个具有高增益和高单位增益带宽的全差分折叠共源共栅增益提升运算放大器。实验结果强有力地支持了重新配置算法的有效性,该算法在一组配置中平均提高了0.5位的ENOB。对于许多应用而言,这是非常重要的性能改进。提出的BIST和可重新配置技术不仅限于流水线ADC。 BIST方法适用于许多模拟系统,可重新配置性适用于任何模拟管道系统。

著录项

  • 作者

    Liu, Hui;

  • 作者单位
  • 年度 2001
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号