首页> 外文OA文献 >Rigorous Electrical Modeling of Through Silicon Vias (TSVs) with MOS Capacitance Effects
【2h】

Rigorous Electrical Modeling of Through Silicon Vias (TSVs) with MOS Capacitance Effects

机译:具有MOS电容效应的硅通孔(TSV)的严格电气建模

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

3-D integration of microelectronic systems reduces the interconnect length, wiring delay, and system size, while enhancing functionality by heterogeneous integration. Through silicon via (TSV) is a key building block for high-performance 3-D systems. This paper presents an accurate electrical modeling of TSVs considering metal-oxide-semiconductor (MOS) capacitance effects. The model is correlated with measurement results for validation. Parametric analysis of TSV capacitance is performed on several physical and material parameters. Design guidelines are proposed for TSVs used in signal and power distribution networks as well as for TSVs as variable capacitors. A 3-D power distribution network is simulated to show the effect and importance of the voltage-dependent TSV MOS capacitance.
机译:微电子系统的3D集成减少了互连长度,布线延迟和系统尺寸,同时通过异构集成增强了功能。硅穿孔(TSV)是高性能3-D系统的关键构建块。本文介绍了考虑金属氧化物半导体(MOS)电容效应的TSV的精确电模型。模型与测量结果相关以进行验证。对TSV电容的参数分析是在几个物理和材料参数上进行的。针对信号和配电网络中使用的TSV以及用作可变电容器的TSV,提出了设计指南。仿真了3-D配电网络,以显示电压依赖性TSV MOS电容的影响和重要性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号