首页> 外文OA文献 >Integer Linear Programming-Based Bit-Level Optimization for High-Speed FIR Decimation Filter Architectures
【2h】

Integer Linear Programming-Based Bit-Level Optimization for High-Speed FIR Decimation Filter Architectures

机译:高速FIR抽取滤波器架构的基于整数线性规划的位级优化

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

Analog-to-digital converters based on sigma-delta modulation have shown promising performance, with steadily increasing bandwidth. However, associated with the increasing bandwidth is an increasing modulator sampling rate, which becomes costly to decimate in the digital domain. Several architectures exist for the digital decimation filter, and among the more common and efficient are polyphase decomposed finite-length impulse response (FIR) filter structures. In this paper, we consider such filters implemented with partial product generation for the multiplications, and carry-save adders to merge the partial products. The focus is on the efficient pipelined reduction of the partial products, which is done using a bit-level optimization algorithm for the tree design. However, the method is not limited only to filter design, but may also be used in other applications where high-speed reduction of partial products is required. The presentation of the reduction method is carried out through a comparison between the main architectural choices for FIR filters: the direct-form and transposed direct-form structures. For the direct-form structure, usage of symmetry adders for linear-phase filters is investigated, and a new scheme utilizing partial symmetry adders is introduced. The optimization results are complemented with energy dissipation and cell area estimations for a 90 nm CMOS process.
机译:基于sigma-delta调制的模数转换器已显示出令人鼓舞的性能,并且带宽不断增加。然而,与增加的带宽相关的是增加的调制器采样率,这在数字域中抽取变得昂贵。数字抽取滤波器存在几种架构,其中更常见,更有效的是多相分解有限长度冲激响应(FIR)滤波器结构。在本文中,我们考虑用乘法乘以部分乘积生成的滤波器,并采用进位保存加法器合并部分乘积。重点是部分产品的有效流水线缩减,这是通过树结构的位级优化算法完成的。但是,该方法不仅限于过滤器设计,还可以用于需要高速减少部分产品的其他应用中。通过比较FIR滤波器的主要架构选择(直接形式和转置直接形式结构)来进行归约方法的介绍。对于直接形式结构,研究了对称加法器在线性相位滤波器中的使用,并介绍了一种利用部分对称加法器的新方案。对于90 nm CMOS工艺,优化结果辅以能量耗散和单元面积估计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号