首页> 外文OA文献 >Memory Conflict Analysis and Implementation of a Re-configurable Interleaver Architecture Supporting Unified Parallel Turbo Decoding
【2h】

Memory Conflict Analysis and Implementation of a Re-configurable Interleaver Architecture Supporting Unified Parallel Turbo Decoding

机译:支持统一并行Turbo解码的可重配置交织器体系结构的内存冲突分析和实现

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents a novel hardware interleaver architecture for unified parallel turbo decoding. The architecture is fully re-configurable among multiple standards like HSPA Evolution, DVB-SH, 3GPP-LTE and WiMAX. Turbo codes being widely used for error correction in today’s consumer electronics are prone to introduce higher latency due to bigger block sizes and multiple iterations. Many parallel turbo decoding architectures have recently been proposed to enhance the channel throughput but the interleaving algorithms used indifferent standards do not freely allow using them due to higher percentage of memory conflicts. The architecture presented in this paper provides a re-configurable platform for implementing the parallel interleavers for different standards by managing the conflicts involved in each. The memory conflicts are managed by applying different approaches like stream misalignment, memory division and use of small FIFO buffer. The proposed flexible architecture is low cost and consumes 0.085 mm2 area in 65nm CMOS process. It can implement up to 8 parallel interleavers and can operate at a frequency of 200 MHz, thus providing significant support to higher throughput systems based on parallel SISO processors.
机译:本文提出了一种用于统一并行Turbo解码的新型硬件交织器架构。该架构在HSPA Evolution,DVB-SH,3GPP-LTE和WiMAX等多种标准之间可以完全重新配置。由于更大的块尺寸和多次迭代,在当今的消费电子产品中被广泛用于纠错的Turbo代码易于引入更高的延迟。最近已经提出了许多并行turbo解码架构来增强信道吞吐量,但是由于存储器冲突的百分比更高,所以使用不同标准的交织算法不能自由地允许使用它们。本文介绍的体系结构提供了一个可重新配置的平台,用于通过管理每个标准中涉及的冲突来实现针对不同标准的并行交织器。通过应用不同的方法(例如流未对齐,内存划分和使用小型FIFO缓冲区)来管理内存冲突。所提出的灵活架构成本低廉,在65nm CMOS工艺中占用0.085 mm2的面积。它可以实现多达8个并行交织器,并且可以在200 MHz的频率下运行,从而为基于并行SISO处理器的更高吞吐量的系统提供了重要支持。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号