首页> 外文OA文献 >Continuous-flow Parallel Bit-Reversal Circuit for MDF and MDC FFT Architectures
【2h】

Continuous-flow Parallel Bit-Reversal Circuit for MDF and MDC FFT Architectures

机译:适用于MDF和MDC FFT架构的连续流并行位反转电路

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper presents a bit reversal circuit for continuous-flow parallel pipelined FFT processors. In addition to two flexible commutators, the circuit consists of two memory groups, where each group has P memory banks. For the consideration of achieving both low delay time and area complexity, a novel write/read scheduling mechanism is devised, so that FFT outputs can be stored in those memory banks in an optimized way. The proposed scheduling mechanism can write the current successively generated FFT output data samples to the locations without any delay right after they are successively released by the previous symbol. Therefore, total memory space of only N data samples is enough for continuous-flow FFT operations. Since read operation is not overlapped with write operation during the entire period, only single-port memory is required, which leads to great area reduction. The proposed bit-reversal circuit architecture can generate natural-order FFT output and support variable power-of-2 FFT lengths.
机译:本文提出了一种用于连续流并行流水线FFT处理器的位反转电路。除两个灵活的换向器外,该电路还包括两个存储组,其中每个组具有P个存储体。考虑到实现低延迟时间和区域复杂性,设计了一种新颖的写/读调度机制,以便可以将FFT输出以优化的方式存储在那些存储库中。所提出的调度机制可以将当前连续生成的FFT输出数据样本写入到位置,而不会受到之前符号连续释放后的任何延迟。因此,仅N个数据样本的总存储空间就足以进行连续流FFT操作。由于在整个周期中读取操作不会与写入操作重叠,因此仅需要单端口存储器,这会大大减少面积。所提出的位反转电路架构可以生成自然阶FFT输出,并支持可变的2乘方幂FFT长度。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号