首页> 外文OA文献 >A wave pipeline-based WCDMA multipath searcher for a high speed operation
【2h】

A wave pipeline-based WCDMA multipath searcher for a high speed operation

机译:基于波形管道的WCDMA多径搜索器,可实现高速运行

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

The multiplexing technique of the Wideband-Code Division Multiple Access (WCDMA) is widely applied in the third generation (3G) of cellular systems. The WCDMA uses scrambling codes to differentiate the mobile terminals. In a channel, multipaths may occur when the transmitted signal is reflected from objects in the receiver's environment, so that multiple copies of the signal arrive at the antenna at different moments. Thus, a wideband signal may suffer frequency selective fading due to the multipath propagations. A Rake receiver is often used to combine the energies received on different paths, and a multipath searcher is needed to identify the multipath components and their associated delays. Correlating some shifted versions of the scrambling code with an incoming signal results in energy peaks at the multipath locations, when the locally generated scrambling sequence is aligned with the scrambling sequence of the incoming signal. A path acquisition in such a process requires a speed of millions of Multiply-Accumulate (MAC) cycles per second. The performances of the multipath searcher are mainly determined by the resolution and the acquisition time, which are often limited by the operation speed of the hardware resources. This thesis presents the design of a multipath searcher with a high resolution and a short acquisition time. The design consists of two aspects. The first aspect is of the searching algorithm. It is based on a double-dwell algorithm and a verification stage is introduced to lower the rate of false alarms. The second aspect in the design is the circuit of the searcher. This circuit is expected to operate at the chip rate of 3.84 MHz and the search period is chosen to be equal to the time interval of 5 slots, which requires a high operation speed of the computation units employed in the circuit. Moreover, in order to reduce the circuit complexity, only one Complex Multiplier-Accumulator (CMAC), instead of several ones in many existing searcher circuits, is employed to perform all the computation tasks without extending the search period, which make the computation time in the circuit more critical. Aiming at this challenge of the high speed requirement, a structure of the CMAC cell is designed with the technique of the wave pipeline, which permits the signal propagation through the circuit stages without constraints of clocks. For a good use of this technique, the circuit blocks are made to have equalized delay, by means of pass transistor logic cells, and by keeping such a delay short, the total computation time of the CMAC can be made within the required time limit of the searching. A complete circuit of the CMAC has been developed. It has two versions, with the Normal Process Complementary Pass Logic (NPCPL) and the Complementary Pass-Logic Transmission-Gates (CPL-TG), respectively. The structures of the arithmetic units have been chosen carefully so that the fan-in/fan-out constraints of the NPCPL and the CPL-TG logics are taken into consideration. The results of the simulation with a 0.18 om models have shown that this wave pipelined CMAC can process four inputs of 8 bits at a rate of 830 Mb/s. In order to evaluate the effectiveness of the searching algorithm, a Matlab simulation of the searcher circuit has been conducted. It has been observed that the proposed multipath searcher can lead to low probabilities of misdetection and false alarm for the test cases recommended by the 3 rd Generation Partnership Project (3GPP) standard. A test chip of the CMAC circuit has been fabricated in a CMOS 0.18 om technology process. The circuit is currently under test.
机译:宽带码分多址(WCDMA)的复用技术已广泛应用于蜂窝系统的第三代(3G)。 WCDMA使用加扰码来区分移动终端。在信道中,当发射信号从接收器环境中的物体反射时,可能会发生多路径,从而使信号的多个副本在不同时刻到达天线。因此,宽带信号可能由于多径传播而遭受频率选择性衰落。瑞克接收机通常用于合并在不同路径上接收到的能量,并且需要多路径搜索器来识别多路径分量及其相关的延迟。当本地生成的加扰序列与输入信号的加扰序列对准时,将加扰码的一些移位版本与输入信号相关联会在多径位置处产生能量峰值。在这种过程中的路径获取需要每秒数百万个乘累加(MAC)周期的速度。多径搜索器的性能主要取决于分辨率和获取时间,而分辨率和获取时间通常受硬件资源的运行速度限制。本文提出了一种高分辨率,短捕获时间的多径搜索器的设计。设计包括两个方面。第一个方面是搜索算法。它基于双重驻留算法,并引入了一个验证阶段以降低错误警报的发生率。设计的第二个方面是搜索器的电路。期望该电路以3.84 MHz的码片速率工作,并且将搜索周期选择为等于5个时隙的时间间隔,这要求电路中采用的计算单元具​​有较高的运算速度。此外,为了降低电路复杂度,在不延长搜索周期的情况下,仅使用一个复数乘法累加器(CMAC)而不是许多现有搜索电路中的多个复数累加器来执行所有计算任务,这使得计算时间缩短了。电路更关键。为了应对高速需求的挑战,利用波流水线技术设计了CMAC单元的结构,该结构允许信号通过电路级传播而不受时钟限制。为了充分利用该技术,可通过传输晶体管逻辑单元使电路块具有相等的延迟,并且通过使该延迟短,可以在所需的时间限制内使CMAC的总计算时间达到搜索。已经开发出CMAC的完整电路。它有两个版本,分别是“正常过程互补传递逻辑”(NPCPL)和“互补传递逻辑传输门”(CPL-TG)。精心选择了算术单元的结构,以便考虑NPCPL和CPL-TG逻辑的扇入/扇出约束。使用0.18 om模型的仿真结果表明,这种流水线CMAC可以以830 Mb / s的速率处理四个8位的输入。为了评估搜索算法的有效性,已经对搜索电路进行了Matlab仿真。已经观察到,对于第三代合作伙伴计划(3GPP)标准推荐的测试用例,所提出的多路径搜索器可能导致误检测和误报的可能性较低。 CMAC电路的测试芯片已采用CMOS 0.18 om技术工艺制造。该电路目前正在测试中。

著录项

  • 作者

    Laporte Pierre-André;

  • 作者单位
  • 年度 2007
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号