首页> 外文OA文献 >An approach for the formal verification of DSP designs using Theorem proving
【2h】

An approach for the formal verification of DSP designs using Theorem proving

机译:使用定理证明对DSP设计进行形式验证的一种方法

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

This paper proposes a framework for the incorporation of formal methods in the design flow of digital signal processing (DSP) systems in a rigorous way. In the proposed approach, DSP descriptions were modeled and verified at different abstraction levels using higher order logic based on the higher order logic (HOL) theorem prover. This framework enables the formal verification of DSP designs that in the past could only be done partially using conventional simulation techniques. To this end, a shallow embedding of DSP descriptions in HOL at the floating-point (FP), fixed-point (FXP), behavioral, register transfer level (RTL), and netlist gate levels is provided. The paper made use of existing formalization of FP theory in HOL and a parallel one developed for FXP arithmetic. The high ability of abstraction in HOL allows a seamless hierarchical verification encompassing the whole DSP design path, starting from top-level FP and FXP algorithmic descriptions down to RTL, and gate level implementations. The paper illustrates the new verification framework on the fast Fourier transform (FFT) algorithm as a case study.
机译:本文提出了一种将形式方法以严格的方式并入数字信号处理(DSP)系统设计流程的框架。在提出的方法中,基于高阶逻辑定理证明者,使用高阶逻辑在不同的抽象级别对DSP描述进行建模和验证。该框架可以对DSP设计进行形式验证,而在过去,使用传统的仿真技术只能部分完成该设计。为此,提供了在HOL中以浮点(FP),定点(FXP),行为,寄存器传输级别(RTL)和网表门级别的DSP描述的浅层嵌入。本文利用了HOL中FP理论的现有形式化和针对FXP算法开发的并行形式。 HOL的高度抽象能力允许无缝的分层验证,涵盖整个DSP设计路径,从顶级FP和FXP算法描述到RTL以及门级实现。本文以案例研究为例,说明了基于快速傅立叶变换(FFT)算法的新验证框架。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号