首页> 外文OA文献 >Finfet sram cells with asymmetrical bitline access transistors for enhanced read stability
【2h】

Finfet sram cells with asymmetrical bitline access transistors for enhanced read stability

机译:带非对称位线访问晶体管的Finfet SRAM单元,增强了读取稳定性

代理获取
本网站仅为用户提供外文OA文献查询和代理获取服务,本网站没有原文。下单后我们将采用程序或人工为您竭诚获取高质量的原文,但由于OA文献来源多样且变更频繁,仍可能出现获取不到、文献不完整或与标题不符等情况,如果获取不到我们将提供退款服务。请知悉。

摘要

\u3cp\u3eDegraded data stability, weaker write ability, and increased leakage power consumption are the primary concerns in scaled static random-access memory (SRAM) circuits. Two new SRAM cells are proposed in this paper for achieving enhanced read data stability and lower leakage power consumption in memory circuits. The bitline access transistors are asymmetrically gate-underlapped in the proposed SRAM cells. The strengths of the asymmetric bitline access transistors are weakened during read operations and enhanced during write operations, as the direction of current flow is reversed. With the proposed hybrid asymmetric SRAM cells, the read data stability is enhanced by up to 71.6% and leakage power consumption is suppressed up to 15.5%, while displaying similar write voltage margin and maintaining identical silicon area as compared to the conventional memory cells in a 15 nm FinFET technology.\u3c/p\u3e
机译:降低的数据稳定性,较弱的写入能力和增加的泄漏功耗是可扩展的静态随机存取存储器(SRAM)电路中的主要问题。本文提出了两个新的SRAM单元,以实现增强的读取数据稳定性和降低存储电路中的泄漏功耗。在建议的SRAM单元中,位线访问晶体管不对称地进行栅极下重叠。由于电流的方向相反,非对称位线访问晶体管的强度在读取操作期间会减弱,而在写入操作期间会增强。与建议的混合非对称SRAM单元相比,与传统存储单元相比,读数据稳定性提高了71.6%,漏电功耗降低了15.5%,同时显示了相似的写入电压裕量并保持了相同的硅面积。 15 nm FinFET技术。\ u3c / p \ u3e

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
代理获取

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号