首页> 外文OA文献 >Self-timed boundary-scan cells for multi-chip module test
【2h】

Self-timed boundary-scan cells for multi-chip module test

机译:自定时边界扫描单元,用于多芯片模块测试

摘要

This paper presents a self-timed scan-path architecture, to be used in a conventional synchronous environment, and with basic application in digital testing and interconnections checking in a Smart-Substrate MCM (T.A. García, A.J. Acosta, J.M. Mora, J. Ramos, and J.L. Huertas, “Self-Timed Boundary-Scan Cells for Multi- Chip Module Test,” Proceedings of IEEE VLSI Test Symposium, April 1998, pp. 92–97). With this approach, the potential advantages of self-timed asynchronous systems are explored for their practical use in a classical MCM testing application. Three different self-timed asynchronous boundary scan cells are proposed (Sense, Drive and Drive&Sense cells) that can be connected to form a self-timed scan-path. The main advantage is that no global test clock is needed, avoiding clock skew and synchronization faults in test mode, and hence, a more reliable test process is achieved. These cells have been designed and integrated in active substrates, building several boundary-scan configurations and being fully compatible with the ANSI/IEEE 1149.1 Standard. The experimental results, as well as their comparison with their synchronous counterparts, show the feasibility of the proposed self-timed approach for testing interconnections in a MCM.
机译:本文介绍了一种自定时扫描路径架构,该架构将在常规同步环境中使用,并在智能基板MCM(TAGarcía,AJ Acosta,JM Mora,J。Ramos)的数字测试和互连检查中具有基本应用。和JL Huertas,“用于多芯片模块测试的自定时边界扫描单元”,IEEE VLSI测试研讨会论文集,1998年4月,第92–97页。使用这种方法,可以探讨自定时异步系统在经典MCM测试应用程序中的实际使用潜力。提出了三种不同的自定时异步边界扫描单元(感应,驱动和驱动与感应单元),可以将它们连接起来以形成自定时扫描路径。主要优点是不需要全局测试时钟,从而避免了测试模式下的时钟偏斜和同步故障,因此可以实现更可靠的测试过程。这些单元已被设计并集成在有源基板中,建立了几种边界扫描配置,并与ANSI / IEEE 1149.1标准完全兼容。实验结果以及与同步对象的比较结果表明,提出的自定时方法在MCM中测试互连的可行性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号