首页> 外文OA文献 >Mismatch-induced trade-offs and scalability of analog preprocessing visual microprocessor chips
【2h】

Mismatch-induced trade-offs and scalability of analog preprocessing visual microprocessor chips

机译:不匹配导致的折衷取舍和模拟预处理视觉微处理器芯片的可扩展性

摘要

This paper explores trade-offs associated with the scaling of the interaction circuits (synaptic transcon-ductance multipliers) in visual microprocessor chips. These trade-offs are related to the necessity of maintaining analog accuracy of these circuits while taking advantage of the possibility of reducing power consumption, increasing operational speed, and reducing the area occupation, as technologies scale down into the deep submicron range. The paper does not aim to forecast the evolution of the design of general analog and mixed-signal integrated circuits in submicron technologies. It focuses on a very specific aspect of a particular type of systems. Hence, although the conclusions of the paper might appear somewhat pessimistic, deep submicron technologies define scenarios, not covered in this paper, where analog and mixed-signal circuits can take significant advantages from technology scaling. Even for the systems targeted in this paper, improvements in terms of power consumption and overall operational speed can be achieved through the use of newer architectures and circuit techniques.
机译:本文探讨了视觉微处理器芯片中与交互电路(突触跨导乘数)的缩放相关的权衡。这些权衡与保持这些电路的模拟精度的必要性有关,同时随着技术的规模缩小到深亚微米范围,还可以利用降低功耗,提高运行速度并减少占地的可能性。本文并非旨在预测亚微米技术中通用模拟和混合信号集成电路设计的发展。它着重于特定类型系统的非常具体的方面。因此,尽管本文的结论可能看起来有些悲观,但深亚微米技术定义了场景(本文未涵盖),其中模拟和混合信号电路可以从技术扩展中获得显着优势。即使对于本文所针对的系统,也可以通过使用更新的体系结构和电路技术来实现功耗和总体运行速度方面的改进。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号