首页> 外文OA文献 >High-efficiency cascade ΣΔ modulators for the next generation software-defined-radio mobile systems
【2h】

High-efficiency cascade ΣΔ modulators for the next generation software-defined-radio mobile systems

机译:适用于下一代软件定义的无线电移动系统的高效级联ΣΔ调制器

摘要

This paper overviews a number of ΣΔ modulation techniques to implement efficient analog-to-digital converters intended for low-voltage wideband multimode wireless telecom systems. The ΣΔ architectures under study combine different strategiesunity signal transfer function (USTF), resonation, loop-filter order reconfiguration, and concurrencyin order to increase performance while keeping high robustness against circuit errors. Practical considerations involving timing issuesderived from the combined use of different noise-shaping techniquesare analyzed in order to evaluate the feasibility of the proposed ΣΔ topologies. As an application, the design, circuit implementation, and experimental characterization of a flexible 1.2-V 90-nm CMOS sixth-order three-stage cascade SC ΣΔ modulator is presented. The modulator uses local resonation in the last two stages and USTF and programmable (either three or five levels) quantization in all stages. The chip reconfigures its loop-filter order (second, fourth, sixth order) and the clock frequency (from 40 to 240 MHz) and scales the power consumption according to required specifications. These reconfiguration strategies are combined with the capability of concurrency in order to digitize up to three different wireless standards simultaneously. Experimental measurements show the flexibility of the proposed circuit, featuring a programmable noise shaping within a 100-kHz-10-MHz signal band, with adaptive power dissipation, thus demonstrating to be a suitable solution to digitize signals in future software-defined-radio mobile terminals. © 1963-2012 IEEE.
机译:本文概述了许多ΣΔ调制技术,以实现旨在用于低压宽带多模无线电信系统的高效模数转换器。研究中的ΣΔ体系结构结合了不同的策略:统一信号传递函数(USTF),谐振,环路滤波器阶数重配置和并发性,以提高性能,同时保持对电路错误的高鲁棒性。为了评估所提出的ΣΔ拓扑的可行性,分析了涉及由不同噪声整形技术的组合使用引起的时序问题的实际考虑。作为一种应用,提出了一种灵活的1.2V 90nm CMOS六阶三级级联SCΣΔ调制器的设计,电路实现和实验特性。调制器在最后两个阶段使用本地谐振,并在所有阶段使用USTF和可编程(三级或五级)量化。该芯片可重新配置其环路滤波器的阶数(第二,第四,第六阶)和时钟频率(从40到240 MHz),并根据所需的规格调整功耗。这些重新配置策略与并发功能相结合,以便同时将多达三个不同的无线标准数字化。实验测量表明,该电路具有灵活性,在100kHz-10-MHz信号频带内具有可编程噪声整形功能,具有自适应功耗,因此证明是在未来的软件定义的无线电移动设备中数字化信号的合适解决方案终端。 ©1963-2012 IEEE。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号